2
0

omap_dss.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086
  1. /*
  2. * OMAP2 Display Subsystem.
  3. *
  4. * Copyright (C) 2008 Nokia Corporation
  5. * Written by Andrzej Zaborowski <andrew@openedhand.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "hw.h"
  21. #include "ui/console.h"
  22. #include "omap.h"
  23. struct omap_dss_s {
  24. qemu_irq irq;
  25. qemu_irq drq;
  26. DisplayState *state;
  27. MemoryRegion iomem_diss1, iomem_disc1, iomem_rfbi1, iomem_venc1, iomem_im3;
  28. int autoidle;
  29. int control;
  30. int enable;
  31. struct omap_dss_panel_s {
  32. int enable;
  33. int nx;
  34. int ny;
  35. int x;
  36. int y;
  37. } dig, lcd;
  38. struct {
  39. uint32_t idlemode;
  40. uint32_t irqst;
  41. uint32_t irqen;
  42. uint32_t control;
  43. uint32_t config;
  44. uint32_t capable;
  45. uint32_t timing[4];
  46. int line;
  47. uint32_t bg[2];
  48. uint32_t trans[2];
  49. struct omap_dss_plane_s {
  50. int enable;
  51. int bpp;
  52. int posx;
  53. int posy;
  54. int nx;
  55. int ny;
  56. hwaddr addr[3];
  57. uint32_t attr;
  58. uint32_t tresh;
  59. int rowinc;
  60. int colinc;
  61. int wininc;
  62. } l[3];
  63. int invalidate;
  64. uint16_t palette[256];
  65. } dispc;
  66. struct {
  67. int idlemode;
  68. uint32_t control;
  69. int enable;
  70. int pixels;
  71. int busy;
  72. int skiplines;
  73. uint16_t rxbuf;
  74. uint32_t config[2];
  75. uint32_t time[4];
  76. uint32_t data[6];
  77. uint16_t vsync;
  78. uint16_t hsync;
  79. struct rfbi_chip_s *chip[2];
  80. } rfbi;
  81. };
  82. static void omap_dispc_interrupt_update(struct omap_dss_s *s)
  83. {
  84. qemu_set_irq(s->irq, s->dispc.irqst & s->dispc.irqen);
  85. }
  86. static void omap_rfbi_reset(struct omap_dss_s *s)
  87. {
  88. s->rfbi.idlemode = 0;
  89. s->rfbi.control = 2;
  90. s->rfbi.enable = 0;
  91. s->rfbi.pixels = 0;
  92. s->rfbi.skiplines = 0;
  93. s->rfbi.busy = 0;
  94. s->rfbi.config[0] = 0x00310000;
  95. s->rfbi.config[1] = 0x00310000;
  96. s->rfbi.time[0] = 0;
  97. s->rfbi.time[1] = 0;
  98. s->rfbi.time[2] = 0;
  99. s->rfbi.time[3] = 0;
  100. s->rfbi.data[0] = 0;
  101. s->rfbi.data[1] = 0;
  102. s->rfbi.data[2] = 0;
  103. s->rfbi.data[3] = 0;
  104. s->rfbi.data[4] = 0;
  105. s->rfbi.data[5] = 0;
  106. s->rfbi.vsync = 0;
  107. s->rfbi.hsync = 0;
  108. }
  109. void omap_dss_reset(struct omap_dss_s *s)
  110. {
  111. s->autoidle = 0;
  112. s->control = 0;
  113. s->enable = 0;
  114. s->dig.enable = 0;
  115. s->dig.nx = 1;
  116. s->dig.ny = 1;
  117. s->lcd.enable = 0;
  118. s->lcd.nx = 1;
  119. s->lcd.ny = 1;
  120. s->dispc.idlemode = 0;
  121. s->dispc.irqst = 0;
  122. s->dispc.irqen = 0;
  123. s->dispc.control = 0;
  124. s->dispc.config = 0;
  125. s->dispc.capable = 0x161;
  126. s->dispc.timing[0] = 0;
  127. s->dispc.timing[1] = 0;
  128. s->dispc.timing[2] = 0;
  129. s->dispc.timing[3] = 0;
  130. s->dispc.line = 0;
  131. s->dispc.bg[0] = 0;
  132. s->dispc.bg[1] = 0;
  133. s->dispc.trans[0] = 0;
  134. s->dispc.trans[1] = 0;
  135. s->dispc.l[0].enable = 0;
  136. s->dispc.l[0].bpp = 0;
  137. s->dispc.l[0].addr[0] = 0;
  138. s->dispc.l[0].addr[1] = 0;
  139. s->dispc.l[0].addr[2] = 0;
  140. s->dispc.l[0].posx = 0;
  141. s->dispc.l[0].posy = 0;
  142. s->dispc.l[0].nx = 1;
  143. s->dispc.l[0].ny = 1;
  144. s->dispc.l[0].attr = 0;
  145. s->dispc.l[0].tresh = 0;
  146. s->dispc.l[0].rowinc = 1;
  147. s->dispc.l[0].colinc = 1;
  148. s->dispc.l[0].wininc = 0;
  149. omap_rfbi_reset(s);
  150. omap_dispc_interrupt_update(s);
  151. }
  152. static uint64_t omap_diss_read(void *opaque, hwaddr addr,
  153. unsigned size)
  154. {
  155. struct omap_dss_s *s = (struct omap_dss_s *) opaque;
  156. if (size != 4) {
  157. return omap_badwidth_read32(opaque, addr);
  158. }
  159. switch (addr) {
  160. case 0x00: /* DSS_REVISIONNUMBER */
  161. return 0x20;
  162. case 0x10: /* DSS_SYSCONFIG */
  163. return s->autoidle;
  164. case 0x14: /* DSS_SYSSTATUS */
  165. return 1; /* RESETDONE */
  166. case 0x40: /* DSS_CONTROL */
  167. return s->control;
  168. case 0x50: /* DSS_PSA_LCD_REG_1 */
  169. case 0x54: /* DSS_PSA_LCD_REG_2 */
  170. case 0x58: /* DSS_PSA_VIDEO_REG */
  171. /* TODO: fake some values when appropriate s->control bits are set */
  172. return 0;
  173. case 0x5c: /* DSS_STATUS */
  174. return 1 + (s->control & 1);
  175. default:
  176. break;
  177. }
  178. OMAP_BAD_REG(addr);
  179. return 0;
  180. }
  181. static void omap_diss_write(void *opaque, hwaddr addr,
  182. uint64_t value, unsigned size)
  183. {
  184. struct omap_dss_s *s = (struct omap_dss_s *) opaque;
  185. if (size != 4) {
  186. return omap_badwidth_write32(opaque, addr, value);
  187. }
  188. switch (addr) {
  189. case 0x00: /* DSS_REVISIONNUMBER */
  190. case 0x14: /* DSS_SYSSTATUS */
  191. case 0x50: /* DSS_PSA_LCD_REG_1 */
  192. case 0x54: /* DSS_PSA_LCD_REG_2 */
  193. case 0x58: /* DSS_PSA_VIDEO_REG */
  194. case 0x5c: /* DSS_STATUS */
  195. OMAP_RO_REG(addr);
  196. break;
  197. case 0x10: /* DSS_SYSCONFIG */
  198. if (value & 2) /* SOFTRESET */
  199. omap_dss_reset(s);
  200. s->autoidle = value & 1;
  201. break;
  202. case 0x40: /* DSS_CONTROL */
  203. s->control = value & 0x3dd;
  204. break;
  205. default:
  206. OMAP_BAD_REG(addr);
  207. }
  208. }
  209. static const MemoryRegionOps omap_diss_ops = {
  210. .read = omap_diss_read,
  211. .write = omap_diss_write,
  212. .endianness = DEVICE_NATIVE_ENDIAN,
  213. };
  214. static uint64_t omap_disc_read(void *opaque, hwaddr addr,
  215. unsigned size)
  216. {
  217. struct omap_dss_s *s = (struct omap_dss_s *) opaque;
  218. if (size != 4) {
  219. return omap_badwidth_read32(opaque, addr);
  220. }
  221. switch (addr) {
  222. case 0x000: /* DISPC_REVISION */
  223. return 0x20;
  224. case 0x010: /* DISPC_SYSCONFIG */
  225. return s->dispc.idlemode;
  226. case 0x014: /* DISPC_SYSSTATUS */
  227. return 1; /* RESETDONE */
  228. case 0x018: /* DISPC_IRQSTATUS */
  229. return s->dispc.irqst;
  230. case 0x01c: /* DISPC_IRQENABLE */
  231. return s->dispc.irqen;
  232. case 0x040: /* DISPC_CONTROL */
  233. return s->dispc.control;
  234. case 0x044: /* DISPC_CONFIG */
  235. return s->dispc.config;
  236. case 0x048: /* DISPC_CAPABLE */
  237. return s->dispc.capable;
  238. case 0x04c: /* DISPC_DEFAULT_COLOR0 */
  239. return s->dispc.bg[0];
  240. case 0x050: /* DISPC_DEFAULT_COLOR1 */
  241. return s->dispc.bg[1];
  242. case 0x054: /* DISPC_TRANS_COLOR0 */
  243. return s->dispc.trans[0];
  244. case 0x058: /* DISPC_TRANS_COLOR1 */
  245. return s->dispc.trans[1];
  246. case 0x05c: /* DISPC_LINE_STATUS */
  247. return 0x7ff;
  248. case 0x060: /* DISPC_LINE_NUMBER */
  249. return s->dispc.line;
  250. case 0x064: /* DISPC_TIMING_H */
  251. return s->dispc.timing[0];
  252. case 0x068: /* DISPC_TIMING_V */
  253. return s->dispc.timing[1];
  254. case 0x06c: /* DISPC_POL_FREQ */
  255. return s->dispc.timing[2];
  256. case 0x070: /* DISPC_DIVISOR */
  257. return s->dispc.timing[3];
  258. case 0x078: /* DISPC_SIZE_DIG */
  259. return ((s->dig.ny - 1) << 16) | (s->dig.nx - 1);
  260. case 0x07c: /* DISPC_SIZE_LCD */
  261. return ((s->lcd.ny - 1) << 16) | (s->lcd.nx - 1);
  262. case 0x080: /* DISPC_GFX_BA0 */
  263. return s->dispc.l[0].addr[0];
  264. case 0x084: /* DISPC_GFX_BA1 */
  265. return s->dispc.l[0].addr[1];
  266. case 0x088: /* DISPC_GFX_POSITION */
  267. return (s->dispc.l[0].posy << 16) | s->dispc.l[0].posx;
  268. case 0x08c: /* DISPC_GFX_SIZE */
  269. return ((s->dispc.l[0].ny - 1) << 16) | (s->dispc.l[0].nx - 1);
  270. case 0x0a0: /* DISPC_GFX_ATTRIBUTES */
  271. return s->dispc.l[0].attr;
  272. case 0x0a4: /* DISPC_GFX_FIFO_TRESHOLD */
  273. return s->dispc.l[0].tresh;
  274. case 0x0a8: /* DISPC_GFX_FIFO_SIZE_STATUS */
  275. return 256;
  276. case 0x0ac: /* DISPC_GFX_ROW_INC */
  277. return s->dispc.l[0].rowinc;
  278. case 0x0b0: /* DISPC_GFX_PIXEL_INC */
  279. return s->dispc.l[0].colinc;
  280. case 0x0b4: /* DISPC_GFX_WINDOW_SKIP */
  281. return s->dispc.l[0].wininc;
  282. case 0x0b8: /* DISPC_GFX_TABLE_BA */
  283. return s->dispc.l[0].addr[2];
  284. case 0x0bc: /* DISPC_VID1_BA0 */
  285. case 0x0c0: /* DISPC_VID1_BA1 */
  286. case 0x0c4: /* DISPC_VID1_POSITION */
  287. case 0x0c8: /* DISPC_VID1_SIZE */
  288. case 0x0cc: /* DISPC_VID1_ATTRIBUTES */
  289. case 0x0d0: /* DISPC_VID1_FIFO_TRESHOLD */
  290. case 0x0d4: /* DISPC_VID1_FIFO_SIZE_STATUS */
  291. case 0x0d8: /* DISPC_VID1_ROW_INC */
  292. case 0x0dc: /* DISPC_VID1_PIXEL_INC */
  293. case 0x0e0: /* DISPC_VID1_FIR */
  294. case 0x0e4: /* DISPC_VID1_PICTURE_SIZE */
  295. case 0x0e8: /* DISPC_VID1_ACCU0 */
  296. case 0x0ec: /* DISPC_VID1_ACCU1 */
  297. case 0x0f0 ... 0x140: /* DISPC_VID1_FIR_COEF, DISPC_VID1_CONV_COEF */
  298. case 0x14c: /* DISPC_VID2_BA0 */
  299. case 0x150: /* DISPC_VID2_BA1 */
  300. case 0x154: /* DISPC_VID2_POSITION */
  301. case 0x158: /* DISPC_VID2_SIZE */
  302. case 0x15c: /* DISPC_VID2_ATTRIBUTES */
  303. case 0x160: /* DISPC_VID2_FIFO_TRESHOLD */
  304. case 0x164: /* DISPC_VID2_FIFO_SIZE_STATUS */
  305. case 0x168: /* DISPC_VID2_ROW_INC */
  306. case 0x16c: /* DISPC_VID2_PIXEL_INC */
  307. case 0x170: /* DISPC_VID2_FIR */
  308. case 0x174: /* DISPC_VID2_PICTURE_SIZE */
  309. case 0x178: /* DISPC_VID2_ACCU0 */
  310. case 0x17c: /* DISPC_VID2_ACCU1 */
  311. case 0x180 ... 0x1d0: /* DISPC_VID2_FIR_COEF, DISPC_VID2_CONV_COEF */
  312. case 0x1d4: /* DISPC_DATA_CYCLE1 */
  313. case 0x1d8: /* DISPC_DATA_CYCLE2 */
  314. case 0x1dc: /* DISPC_DATA_CYCLE3 */
  315. return 0;
  316. default:
  317. break;
  318. }
  319. OMAP_BAD_REG(addr);
  320. return 0;
  321. }
  322. static void omap_disc_write(void *opaque, hwaddr addr,
  323. uint64_t value, unsigned size)
  324. {
  325. struct omap_dss_s *s = (struct omap_dss_s *) opaque;
  326. if (size != 4) {
  327. return omap_badwidth_write32(opaque, addr, value);
  328. }
  329. switch (addr) {
  330. case 0x010: /* DISPC_SYSCONFIG */
  331. if (value & 2) /* SOFTRESET */
  332. omap_dss_reset(s);
  333. s->dispc.idlemode = value & 0x301b;
  334. break;
  335. case 0x018: /* DISPC_IRQSTATUS */
  336. s->dispc.irqst &= ~value;
  337. omap_dispc_interrupt_update(s);
  338. break;
  339. case 0x01c: /* DISPC_IRQENABLE */
  340. s->dispc.irqen = value & 0xffff;
  341. omap_dispc_interrupt_update(s);
  342. break;
  343. case 0x040: /* DISPC_CONTROL */
  344. s->dispc.control = value & 0x07ff9fff;
  345. s->dig.enable = (value >> 1) & 1;
  346. s->lcd.enable = (value >> 0) & 1;
  347. if (value & (1 << 12)) /* OVERLAY_OPTIMIZATION */
  348. if (!((s->dispc.l[1].attr | s->dispc.l[2].attr) & 1)) {
  349. fprintf(stderr, "%s: Overlay Optimization when no overlay "
  350. "region effectively exists leads to "
  351. "unpredictable behaviour!\n", __func__);
  352. }
  353. if (value & (1 << 6)) { /* GODIGITAL */
  354. /* XXX: Shadowed fields are:
  355. * s->dispc.config
  356. * s->dispc.capable
  357. * s->dispc.bg[0]
  358. * s->dispc.bg[1]
  359. * s->dispc.trans[0]
  360. * s->dispc.trans[1]
  361. * s->dispc.line
  362. * s->dispc.timing[0]
  363. * s->dispc.timing[1]
  364. * s->dispc.timing[2]
  365. * s->dispc.timing[3]
  366. * s->lcd.nx
  367. * s->lcd.ny
  368. * s->dig.nx
  369. * s->dig.ny
  370. * s->dispc.l[0].addr[0]
  371. * s->dispc.l[0].addr[1]
  372. * s->dispc.l[0].addr[2]
  373. * s->dispc.l[0].posx
  374. * s->dispc.l[0].posy
  375. * s->dispc.l[0].nx
  376. * s->dispc.l[0].ny
  377. * s->dispc.l[0].tresh
  378. * s->dispc.l[0].rowinc
  379. * s->dispc.l[0].colinc
  380. * s->dispc.l[0].wininc
  381. * All they need to be loaded here from their shadow registers.
  382. */
  383. }
  384. if (value & (1 << 5)) { /* GOLCD */
  385. /* XXX: Likewise for LCD here. */
  386. }
  387. s->dispc.invalidate = 1;
  388. break;
  389. case 0x044: /* DISPC_CONFIG */
  390. s->dispc.config = value & 0x3fff;
  391. /* XXX:
  392. * bits 2:1 (LOADMODE) reset to 0 after set to 1 and palette loaded
  393. * bits 2:1 (LOADMODE) reset to 2 after set to 3 and palette loaded
  394. */
  395. s->dispc.invalidate = 1;
  396. break;
  397. case 0x048: /* DISPC_CAPABLE */
  398. s->dispc.capable = value & 0x3ff;
  399. break;
  400. case 0x04c: /* DISPC_DEFAULT_COLOR0 */
  401. s->dispc.bg[0] = value & 0xffffff;
  402. s->dispc.invalidate = 1;
  403. break;
  404. case 0x050: /* DISPC_DEFAULT_COLOR1 */
  405. s->dispc.bg[1] = value & 0xffffff;
  406. s->dispc.invalidate = 1;
  407. break;
  408. case 0x054: /* DISPC_TRANS_COLOR0 */
  409. s->dispc.trans[0] = value & 0xffffff;
  410. s->dispc.invalidate = 1;
  411. break;
  412. case 0x058: /* DISPC_TRANS_COLOR1 */
  413. s->dispc.trans[1] = value & 0xffffff;
  414. s->dispc.invalidate = 1;
  415. break;
  416. case 0x060: /* DISPC_LINE_NUMBER */
  417. s->dispc.line = value & 0x7ff;
  418. break;
  419. case 0x064: /* DISPC_TIMING_H */
  420. s->dispc.timing[0] = value & 0x0ff0ff3f;
  421. break;
  422. case 0x068: /* DISPC_TIMING_V */
  423. s->dispc.timing[1] = value & 0x0ff0ff3f;
  424. break;
  425. case 0x06c: /* DISPC_POL_FREQ */
  426. s->dispc.timing[2] = value & 0x0003ffff;
  427. break;
  428. case 0x070: /* DISPC_DIVISOR */
  429. s->dispc.timing[3] = value & 0x00ff00ff;
  430. break;
  431. case 0x078: /* DISPC_SIZE_DIG */
  432. s->dig.nx = ((value >> 0) & 0x7ff) + 1; /* PPL */
  433. s->dig.ny = ((value >> 16) & 0x7ff) + 1; /* LPP */
  434. s->dispc.invalidate = 1;
  435. break;
  436. case 0x07c: /* DISPC_SIZE_LCD */
  437. s->lcd.nx = ((value >> 0) & 0x7ff) + 1; /* PPL */
  438. s->lcd.ny = ((value >> 16) & 0x7ff) + 1; /* LPP */
  439. s->dispc.invalidate = 1;
  440. break;
  441. case 0x080: /* DISPC_GFX_BA0 */
  442. s->dispc.l[0].addr[0] = (hwaddr) value;
  443. s->dispc.invalidate = 1;
  444. break;
  445. case 0x084: /* DISPC_GFX_BA1 */
  446. s->dispc.l[0].addr[1] = (hwaddr) value;
  447. s->dispc.invalidate = 1;
  448. break;
  449. case 0x088: /* DISPC_GFX_POSITION */
  450. s->dispc.l[0].posx = ((value >> 0) & 0x7ff); /* GFXPOSX */
  451. s->dispc.l[0].posy = ((value >> 16) & 0x7ff); /* GFXPOSY */
  452. s->dispc.invalidate = 1;
  453. break;
  454. case 0x08c: /* DISPC_GFX_SIZE */
  455. s->dispc.l[0].nx = ((value >> 0) & 0x7ff) + 1; /* GFXSIZEX */
  456. s->dispc.l[0].ny = ((value >> 16) & 0x7ff) + 1; /* GFXSIZEY */
  457. s->dispc.invalidate = 1;
  458. break;
  459. case 0x0a0: /* DISPC_GFX_ATTRIBUTES */
  460. s->dispc.l[0].attr = value & 0x7ff;
  461. if (value & (3 << 9))
  462. fprintf(stderr, "%s: Big-endian pixel format not supported\n",
  463. __FUNCTION__);
  464. s->dispc.l[0].enable = value & 1;
  465. s->dispc.l[0].bpp = (value >> 1) & 0xf;
  466. s->dispc.invalidate = 1;
  467. break;
  468. case 0x0a4: /* DISPC_GFX_FIFO_TRESHOLD */
  469. s->dispc.l[0].tresh = value & 0x01ff01ff;
  470. break;
  471. case 0x0ac: /* DISPC_GFX_ROW_INC */
  472. s->dispc.l[0].rowinc = value;
  473. s->dispc.invalidate = 1;
  474. break;
  475. case 0x0b0: /* DISPC_GFX_PIXEL_INC */
  476. s->dispc.l[0].colinc = value;
  477. s->dispc.invalidate = 1;
  478. break;
  479. case 0x0b4: /* DISPC_GFX_WINDOW_SKIP */
  480. s->dispc.l[0].wininc = value;
  481. break;
  482. case 0x0b8: /* DISPC_GFX_TABLE_BA */
  483. s->dispc.l[0].addr[2] = (hwaddr) value;
  484. s->dispc.invalidate = 1;
  485. break;
  486. case 0x0bc: /* DISPC_VID1_BA0 */
  487. case 0x0c0: /* DISPC_VID1_BA1 */
  488. case 0x0c4: /* DISPC_VID1_POSITION */
  489. case 0x0c8: /* DISPC_VID1_SIZE */
  490. case 0x0cc: /* DISPC_VID1_ATTRIBUTES */
  491. case 0x0d0: /* DISPC_VID1_FIFO_TRESHOLD */
  492. case 0x0d8: /* DISPC_VID1_ROW_INC */
  493. case 0x0dc: /* DISPC_VID1_PIXEL_INC */
  494. case 0x0e0: /* DISPC_VID1_FIR */
  495. case 0x0e4: /* DISPC_VID1_PICTURE_SIZE */
  496. case 0x0e8: /* DISPC_VID1_ACCU0 */
  497. case 0x0ec: /* DISPC_VID1_ACCU1 */
  498. case 0x0f0 ... 0x140: /* DISPC_VID1_FIR_COEF, DISPC_VID1_CONV_COEF */
  499. case 0x14c: /* DISPC_VID2_BA0 */
  500. case 0x150: /* DISPC_VID2_BA1 */
  501. case 0x154: /* DISPC_VID2_POSITION */
  502. case 0x158: /* DISPC_VID2_SIZE */
  503. case 0x15c: /* DISPC_VID2_ATTRIBUTES */
  504. case 0x160: /* DISPC_VID2_FIFO_TRESHOLD */
  505. case 0x168: /* DISPC_VID2_ROW_INC */
  506. case 0x16c: /* DISPC_VID2_PIXEL_INC */
  507. case 0x170: /* DISPC_VID2_FIR */
  508. case 0x174: /* DISPC_VID2_PICTURE_SIZE */
  509. case 0x178: /* DISPC_VID2_ACCU0 */
  510. case 0x17c: /* DISPC_VID2_ACCU1 */
  511. case 0x180 ... 0x1d0: /* DISPC_VID2_FIR_COEF, DISPC_VID2_CONV_COEF */
  512. case 0x1d4: /* DISPC_DATA_CYCLE1 */
  513. case 0x1d8: /* DISPC_DATA_CYCLE2 */
  514. case 0x1dc: /* DISPC_DATA_CYCLE3 */
  515. break;
  516. default:
  517. OMAP_BAD_REG(addr);
  518. }
  519. }
  520. static const MemoryRegionOps omap_disc_ops = {
  521. .read = omap_disc_read,
  522. .write = omap_disc_write,
  523. .endianness = DEVICE_NATIVE_ENDIAN,
  524. };
  525. static void omap_rfbi_transfer_stop(struct omap_dss_s *s)
  526. {
  527. if (!s->rfbi.busy)
  528. return;
  529. /* TODO: in non-Bypass mode we probably need to just deassert the DRQ. */
  530. s->rfbi.busy = 0;
  531. }
  532. static void omap_rfbi_transfer_start(struct omap_dss_s *s)
  533. {
  534. void *data;
  535. hwaddr len;
  536. hwaddr data_addr;
  537. int pitch;
  538. static void *bounce_buffer;
  539. static hwaddr bounce_len;
  540. if (!s->rfbi.enable || s->rfbi.busy)
  541. return;
  542. if (s->rfbi.control & (1 << 1)) { /* BYPASS */
  543. /* TODO: in non-Bypass mode we probably need to just assert the
  544. * DRQ and wait for DMA to write the pixels. */
  545. fprintf(stderr, "%s: Bypass mode unimplemented\n", __FUNCTION__);
  546. return;
  547. }
  548. if (!(s->dispc.control & (1 << 11))) /* RFBIMODE */
  549. return;
  550. /* TODO: check that LCD output is enabled in DISPC. */
  551. s->rfbi.busy = 1;
  552. len = s->rfbi.pixels * 2;
  553. data_addr = s->dispc.l[0].addr[0];
  554. data = cpu_physical_memory_map(data_addr, &len, 0);
  555. if (data && len != s->rfbi.pixels * 2) {
  556. cpu_physical_memory_unmap(data, len, 0, 0);
  557. data = NULL;
  558. len = s->rfbi.pixels * 2;
  559. }
  560. if (!data) {
  561. if (len > bounce_len) {
  562. bounce_buffer = g_realloc(bounce_buffer, len);
  563. }
  564. data = bounce_buffer;
  565. cpu_physical_memory_read(data_addr, data, len);
  566. }
  567. /* TODO bpp */
  568. s->rfbi.pixels = 0;
  569. /* TODO: negative values */
  570. pitch = s->dispc.l[0].nx + (s->dispc.l[0].rowinc - 1) / 2;
  571. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0])
  572. s->rfbi.chip[0]->block(s->rfbi.chip[0]->opaque, 1, data, len, pitch);
  573. if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1])
  574. s->rfbi.chip[1]->block(s->rfbi.chip[1]->opaque, 1, data, len, pitch);
  575. if (data != bounce_buffer) {
  576. cpu_physical_memory_unmap(data, len, 0, len);
  577. }
  578. omap_rfbi_transfer_stop(s);
  579. /* TODO */
  580. s->dispc.irqst |= 1; /* FRAMEDONE */
  581. omap_dispc_interrupt_update(s);
  582. }
  583. static uint64_t omap_rfbi_read(void *opaque, hwaddr addr,
  584. unsigned size)
  585. {
  586. struct omap_dss_s *s = (struct omap_dss_s *) opaque;
  587. if (size != 4) {
  588. return omap_badwidth_read32(opaque, addr);
  589. }
  590. switch (addr) {
  591. case 0x00: /* RFBI_REVISION */
  592. return 0x10;
  593. case 0x10: /* RFBI_SYSCONFIG */
  594. return s->rfbi.idlemode;
  595. case 0x14: /* RFBI_SYSSTATUS */
  596. return 1 | (s->rfbi.busy << 8); /* RESETDONE */
  597. case 0x40: /* RFBI_CONTROL */
  598. return s->rfbi.control;
  599. case 0x44: /* RFBI_PIXELCNT */
  600. return s->rfbi.pixels;
  601. case 0x48: /* RFBI_LINE_NUMBER */
  602. return s->rfbi.skiplines;
  603. case 0x58: /* RFBI_READ */
  604. case 0x5c: /* RFBI_STATUS */
  605. return s->rfbi.rxbuf;
  606. case 0x60: /* RFBI_CONFIG0 */
  607. return s->rfbi.config[0];
  608. case 0x64: /* RFBI_ONOFF_TIME0 */
  609. return s->rfbi.time[0];
  610. case 0x68: /* RFBI_CYCLE_TIME0 */
  611. return s->rfbi.time[1];
  612. case 0x6c: /* RFBI_DATA_CYCLE1_0 */
  613. return s->rfbi.data[0];
  614. case 0x70: /* RFBI_DATA_CYCLE2_0 */
  615. return s->rfbi.data[1];
  616. case 0x74: /* RFBI_DATA_CYCLE3_0 */
  617. return s->rfbi.data[2];
  618. case 0x78: /* RFBI_CONFIG1 */
  619. return s->rfbi.config[1];
  620. case 0x7c: /* RFBI_ONOFF_TIME1 */
  621. return s->rfbi.time[2];
  622. case 0x80: /* RFBI_CYCLE_TIME1 */
  623. return s->rfbi.time[3];
  624. case 0x84: /* RFBI_DATA_CYCLE1_1 */
  625. return s->rfbi.data[3];
  626. case 0x88: /* RFBI_DATA_CYCLE2_1 */
  627. return s->rfbi.data[4];
  628. case 0x8c: /* RFBI_DATA_CYCLE3_1 */
  629. return s->rfbi.data[5];
  630. case 0x90: /* RFBI_VSYNC_WIDTH */
  631. return s->rfbi.vsync;
  632. case 0x94: /* RFBI_HSYNC_WIDTH */
  633. return s->rfbi.hsync;
  634. }
  635. OMAP_BAD_REG(addr);
  636. return 0;
  637. }
  638. static void omap_rfbi_write(void *opaque, hwaddr addr,
  639. uint64_t value, unsigned size)
  640. {
  641. struct omap_dss_s *s = (struct omap_dss_s *) opaque;
  642. if (size != 4) {
  643. return omap_badwidth_write32(opaque, addr, value);
  644. }
  645. switch (addr) {
  646. case 0x10: /* RFBI_SYSCONFIG */
  647. if (value & 2) /* SOFTRESET */
  648. omap_rfbi_reset(s);
  649. s->rfbi.idlemode = value & 0x19;
  650. break;
  651. case 0x40: /* RFBI_CONTROL */
  652. s->rfbi.control = value & 0xf;
  653. s->rfbi.enable = value & 1;
  654. if (value & (1 << 4) && /* ITE */
  655. !(s->rfbi.config[0] & s->rfbi.config[1] & 0xc))
  656. omap_rfbi_transfer_start(s);
  657. break;
  658. case 0x44: /* RFBI_PIXELCNT */
  659. s->rfbi.pixels = value;
  660. break;
  661. case 0x48: /* RFBI_LINE_NUMBER */
  662. s->rfbi.skiplines = value & 0x7ff;
  663. break;
  664. case 0x4c: /* RFBI_CMD */
  665. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0])
  666. s->rfbi.chip[0]->write(s->rfbi.chip[0]->opaque, 0, value & 0xffff);
  667. if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1])
  668. s->rfbi.chip[1]->write(s->rfbi.chip[1]->opaque, 0, value & 0xffff);
  669. break;
  670. case 0x50: /* RFBI_PARAM */
  671. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0])
  672. s->rfbi.chip[0]->write(s->rfbi.chip[0]->opaque, 1, value & 0xffff);
  673. if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1])
  674. s->rfbi.chip[1]->write(s->rfbi.chip[1]->opaque, 1, value & 0xffff);
  675. break;
  676. case 0x54: /* RFBI_DATA */
  677. /* TODO: take into account the format set up in s->rfbi.config[?] and
  678. * s->rfbi.data[?], but special-case the most usual scenario so that
  679. * speed doesn't suffer. */
  680. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0]) {
  681. s->rfbi.chip[0]->write(s->rfbi.chip[0]->opaque, 1, value & 0xffff);
  682. s->rfbi.chip[0]->write(s->rfbi.chip[0]->opaque, 1, value >> 16);
  683. }
  684. if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1]) {
  685. s->rfbi.chip[1]->write(s->rfbi.chip[1]->opaque, 1, value & 0xffff);
  686. s->rfbi.chip[1]->write(s->rfbi.chip[1]->opaque, 1, value >> 16);
  687. }
  688. if (!-- s->rfbi.pixels)
  689. omap_rfbi_transfer_stop(s);
  690. break;
  691. case 0x58: /* RFBI_READ */
  692. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0])
  693. s->rfbi.rxbuf = s->rfbi.chip[0]->read(s->rfbi.chip[0]->opaque, 1);
  694. else if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1])
  695. s->rfbi.rxbuf = s->rfbi.chip[1]->read(s->rfbi.chip[1]->opaque, 1);
  696. if (!-- s->rfbi.pixels)
  697. omap_rfbi_transfer_stop(s);
  698. break;
  699. case 0x5c: /* RFBI_STATUS */
  700. if ((s->rfbi.control & (1 << 2)) && s->rfbi.chip[0])
  701. s->rfbi.rxbuf = s->rfbi.chip[0]->read(s->rfbi.chip[0]->opaque, 0);
  702. else if ((s->rfbi.control & (1 << 3)) && s->rfbi.chip[1])
  703. s->rfbi.rxbuf = s->rfbi.chip[1]->read(s->rfbi.chip[1]->opaque, 0);
  704. if (!-- s->rfbi.pixels)
  705. omap_rfbi_transfer_stop(s);
  706. break;
  707. case 0x60: /* RFBI_CONFIG0 */
  708. s->rfbi.config[0] = value & 0x003f1fff;
  709. break;
  710. case 0x64: /* RFBI_ONOFF_TIME0 */
  711. s->rfbi.time[0] = value & 0x3fffffff;
  712. break;
  713. case 0x68: /* RFBI_CYCLE_TIME0 */
  714. s->rfbi.time[1] = value & 0x0fffffff;
  715. break;
  716. case 0x6c: /* RFBI_DATA_CYCLE1_0 */
  717. s->rfbi.data[0] = value & 0x0f1f0f1f;
  718. break;
  719. case 0x70: /* RFBI_DATA_CYCLE2_0 */
  720. s->rfbi.data[1] = value & 0x0f1f0f1f;
  721. break;
  722. case 0x74: /* RFBI_DATA_CYCLE3_0 */
  723. s->rfbi.data[2] = value & 0x0f1f0f1f;
  724. break;
  725. case 0x78: /* RFBI_CONFIG1 */
  726. s->rfbi.config[1] = value & 0x003f1fff;
  727. break;
  728. case 0x7c: /* RFBI_ONOFF_TIME1 */
  729. s->rfbi.time[2] = value & 0x3fffffff;
  730. break;
  731. case 0x80: /* RFBI_CYCLE_TIME1 */
  732. s->rfbi.time[3] = value & 0x0fffffff;
  733. break;
  734. case 0x84: /* RFBI_DATA_CYCLE1_1 */
  735. s->rfbi.data[3] = value & 0x0f1f0f1f;
  736. break;
  737. case 0x88: /* RFBI_DATA_CYCLE2_1 */
  738. s->rfbi.data[4] = value & 0x0f1f0f1f;
  739. break;
  740. case 0x8c: /* RFBI_DATA_CYCLE3_1 */
  741. s->rfbi.data[5] = value & 0x0f1f0f1f;
  742. break;
  743. case 0x90: /* RFBI_VSYNC_WIDTH */
  744. s->rfbi.vsync = value & 0xffff;
  745. break;
  746. case 0x94: /* RFBI_HSYNC_WIDTH */
  747. s->rfbi.hsync = value & 0xffff;
  748. break;
  749. default:
  750. OMAP_BAD_REG(addr);
  751. }
  752. }
  753. static const MemoryRegionOps omap_rfbi_ops = {
  754. .read = omap_rfbi_read,
  755. .write = omap_rfbi_write,
  756. .endianness = DEVICE_NATIVE_ENDIAN,
  757. };
  758. static uint64_t omap_venc_read(void *opaque, hwaddr addr,
  759. unsigned size)
  760. {
  761. if (size != 4) {
  762. return omap_badwidth_read32(opaque, addr);
  763. }
  764. switch (addr) {
  765. case 0x00: /* REV_ID */
  766. case 0x04: /* STATUS */
  767. case 0x08: /* F_CONTROL */
  768. case 0x10: /* VIDOUT_CTRL */
  769. case 0x14: /* SYNC_CTRL */
  770. case 0x1c: /* LLEN */
  771. case 0x20: /* FLENS */
  772. case 0x24: /* HFLTR_CTRL */
  773. case 0x28: /* CC_CARR_WSS_CARR */
  774. case 0x2c: /* C_PHASE */
  775. case 0x30: /* GAIN_U */
  776. case 0x34: /* GAIN_V */
  777. case 0x38: /* GAIN_Y */
  778. case 0x3c: /* BLACK_LEVEL */
  779. case 0x40: /* BLANK_LEVEL */
  780. case 0x44: /* X_COLOR */
  781. case 0x48: /* M_CONTROL */
  782. case 0x4c: /* BSTAMP_WSS_DATA */
  783. case 0x50: /* S_CARR */
  784. case 0x54: /* LINE21 */
  785. case 0x58: /* LN_SEL */
  786. case 0x5c: /* L21__WC_CTL */
  787. case 0x60: /* HTRIGGER_VTRIGGER */
  788. case 0x64: /* SAVID__EAVID */
  789. case 0x68: /* FLEN__FAL */
  790. case 0x6c: /* LAL__PHASE_RESET */
  791. case 0x70: /* HS_INT_START_STOP_X */
  792. case 0x74: /* HS_EXT_START_STOP_X */
  793. case 0x78: /* VS_INT_START_X */
  794. case 0x7c: /* VS_INT_STOP_X__VS_INT_START_Y */
  795. case 0x80: /* VS_INT_STOP_Y__VS_INT_START_X */
  796. case 0x84: /* VS_EXT_STOP_X__VS_EXT_START_Y */
  797. case 0x88: /* VS_EXT_STOP_Y */
  798. case 0x90: /* AVID_START_STOP_X */
  799. case 0x94: /* AVID_START_STOP_Y */
  800. case 0xa0: /* FID_INT_START_X__FID_INT_START_Y */
  801. case 0xa4: /* FID_INT_OFFSET_Y__FID_EXT_START_X */
  802. case 0xa8: /* FID_EXT_START_Y__FID_EXT_OFFSET_Y */
  803. case 0xb0: /* TVDETGP_INT_START_STOP_X */
  804. case 0xb4: /* TVDETGP_INT_START_STOP_Y */
  805. case 0xb8: /* GEN_CTRL */
  806. case 0xc4: /* DAC_TST__DAC_A */
  807. case 0xc8: /* DAC_B__DAC_C */
  808. return 0;
  809. default:
  810. break;
  811. }
  812. OMAP_BAD_REG(addr);
  813. return 0;
  814. }
  815. static void omap_venc_write(void *opaque, hwaddr addr,
  816. uint64_t value, unsigned size)
  817. {
  818. if (size != 4) {
  819. return omap_badwidth_write32(opaque, addr, size);
  820. }
  821. switch (addr) {
  822. case 0x08: /* F_CONTROL */
  823. case 0x10: /* VIDOUT_CTRL */
  824. case 0x14: /* SYNC_CTRL */
  825. case 0x1c: /* LLEN */
  826. case 0x20: /* FLENS */
  827. case 0x24: /* HFLTR_CTRL */
  828. case 0x28: /* CC_CARR_WSS_CARR */
  829. case 0x2c: /* C_PHASE */
  830. case 0x30: /* GAIN_U */
  831. case 0x34: /* GAIN_V */
  832. case 0x38: /* GAIN_Y */
  833. case 0x3c: /* BLACK_LEVEL */
  834. case 0x40: /* BLANK_LEVEL */
  835. case 0x44: /* X_COLOR */
  836. case 0x48: /* M_CONTROL */
  837. case 0x4c: /* BSTAMP_WSS_DATA */
  838. case 0x50: /* S_CARR */
  839. case 0x54: /* LINE21 */
  840. case 0x58: /* LN_SEL */
  841. case 0x5c: /* L21__WC_CTL */
  842. case 0x60: /* HTRIGGER_VTRIGGER */
  843. case 0x64: /* SAVID__EAVID */
  844. case 0x68: /* FLEN__FAL */
  845. case 0x6c: /* LAL__PHASE_RESET */
  846. case 0x70: /* HS_INT_START_STOP_X */
  847. case 0x74: /* HS_EXT_START_STOP_X */
  848. case 0x78: /* VS_INT_START_X */
  849. case 0x7c: /* VS_INT_STOP_X__VS_INT_START_Y */
  850. case 0x80: /* VS_INT_STOP_Y__VS_INT_START_X */
  851. case 0x84: /* VS_EXT_STOP_X__VS_EXT_START_Y */
  852. case 0x88: /* VS_EXT_STOP_Y */
  853. case 0x90: /* AVID_START_STOP_X */
  854. case 0x94: /* AVID_START_STOP_Y */
  855. case 0xa0: /* FID_INT_START_X__FID_INT_START_Y */
  856. case 0xa4: /* FID_INT_OFFSET_Y__FID_EXT_START_X */
  857. case 0xa8: /* FID_EXT_START_Y__FID_EXT_OFFSET_Y */
  858. case 0xb0: /* TVDETGP_INT_START_STOP_X */
  859. case 0xb4: /* TVDETGP_INT_START_STOP_Y */
  860. case 0xb8: /* GEN_CTRL */
  861. case 0xc4: /* DAC_TST__DAC_A */
  862. case 0xc8: /* DAC_B__DAC_C */
  863. break;
  864. default:
  865. OMAP_BAD_REG(addr);
  866. }
  867. }
  868. static const MemoryRegionOps omap_venc_ops = {
  869. .read = omap_venc_read,
  870. .write = omap_venc_write,
  871. .endianness = DEVICE_NATIVE_ENDIAN,
  872. };
  873. static uint64_t omap_im3_read(void *opaque, hwaddr addr,
  874. unsigned size)
  875. {
  876. if (size != 4) {
  877. return omap_badwidth_read32(opaque, addr);
  878. }
  879. switch (addr) {
  880. case 0x0a8: /* SBIMERRLOGA */
  881. case 0x0b0: /* SBIMERRLOG */
  882. case 0x190: /* SBIMSTATE */
  883. case 0x198: /* SBTMSTATE_L */
  884. case 0x19c: /* SBTMSTATE_H */
  885. case 0x1a8: /* SBIMCONFIG_L */
  886. case 0x1ac: /* SBIMCONFIG_H */
  887. case 0x1f8: /* SBID_L */
  888. case 0x1fc: /* SBID_H */
  889. return 0;
  890. default:
  891. break;
  892. }
  893. OMAP_BAD_REG(addr);
  894. return 0;
  895. }
  896. static void omap_im3_write(void *opaque, hwaddr addr,
  897. uint64_t value, unsigned size)
  898. {
  899. if (size != 4) {
  900. return omap_badwidth_write32(opaque, addr, value);
  901. }
  902. switch (addr) {
  903. case 0x0b0: /* SBIMERRLOG */
  904. case 0x190: /* SBIMSTATE */
  905. case 0x198: /* SBTMSTATE_L */
  906. case 0x19c: /* SBTMSTATE_H */
  907. case 0x1a8: /* SBIMCONFIG_L */
  908. case 0x1ac: /* SBIMCONFIG_H */
  909. break;
  910. default:
  911. OMAP_BAD_REG(addr);
  912. }
  913. }
  914. static const MemoryRegionOps omap_im3_ops = {
  915. .read = omap_im3_read,
  916. .write = omap_im3_write,
  917. .endianness = DEVICE_NATIVE_ENDIAN,
  918. };
  919. struct omap_dss_s *omap_dss_init(struct omap_target_agent_s *ta,
  920. MemoryRegion *sysmem,
  921. hwaddr l3_base,
  922. qemu_irq irq, qemu_irq drq,
  923. omap_clk fck1, omap_clk fck2, omap_clk ck54m,
  924. omap_clk ick1, omap_clk ick2)
  925. {
  926. struct omap_dss_s *s = (struct omap_dss_s *)
  927. g_malloc0(sizeof(struct omap_dss_s));
  928. s->irq = irq;
  929. s->drq = drq;
  930. omap_dss_reset(s);
  931. memory_region_init_io(&s->iomem_diss1, &omap_diss_ops, s, "omap.diss1",
  932. omap_l4_region_size(ta, 0));
  933. memory_region_init_io(&s->iomem_disc1, &omap_disc_ops, s, "omap.disc1",
  934. omap_l4_region_size(ta, 1));
  935. memory_region_init_io(&s->iomem_rfbi1, &omap_rfbi_ops, s, "omap.rfbi1",
  936. omap_l4_region_size(ta, 2));
  937. memory_region_init_io(&s->iomem_venc1, &omap_venc_ops, s, "omap.venc1",
  938. omap_l4_region_size(ta, 3));
  939. memory_region_init_io(&s->iomem_im3, &omap_im3_ops, s,
  940. "omap.im3", 0x1000);
  941. omap_l4_attach(ta, 0, &s->iomem_diss1);
  942. omap_l4_attach(ta, 1, &s->iomem_disc1);
  943. omap_l4_attach(ta, 2, &s->iomem_rfbi1);
  944. omap_l4_attach(ta, 3, &s->iomem_venc1);
  945. memory_region_add_subregion(sysmem, l3_base, &s->iomem_im3);
  946. #if 0
  947. s->state = graphic_console_init(omap_update_display,
  948. omap_invalidate_display, omap_screen_dump, s);
  949. #endif
  950. return s;
  951. }
  952. void omap_rfbi_attach(struct omap_dss_s *s, int cs, struct rfbi_chip_s *chip)
  953. {
  954. if (cs < 0 || cs > 1)
  955. hw_error("%s: wrong CS %i\n", __FUNCTION__, cs);
  956. s->rfbi.chip[cs] = chip;
  957. }