2
0

omap_dma.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101
  1. /*
  2. * TI OMAP DMA gigacell.
  3. *
  4. * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
  5. * Copyright (C) 2007-2008 Lauro Ramos Venancio <lauro.venancio@indt.org.br>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu-common.h"
  21. #include "qemu/timer.h"
  22. #include "omap.h"
  23. #include "irq.h"
  24. #include "soc_dma.h"
  25. struct omap_dma_channel_s {
  26. /* transfer data */
  27. int burst[2];
  28. int pack[2];
  29. int endian[2];
  30. int endian_lock[2];
  31. int translate[2];
  32. enum omap_dma_port port[2];
  33. hwaddr addr[2];
  34. omap_dma_addressing_t mode[2];
  35. uint32_t elements;
  36. uint16_t frames;
  37. int32_t frame_index[2];
  38. int16_t element_index[2];
  39. int data_type;
  40. /* transfer type */
  41. int transparent_copy;
  42. int constant_fill;
  43. uint32_t color;
  44. int prefetch;
  45. /* auto init and linked channel data */
  46. int end_prog;
  47. int repeat;
  48. int auto_init;
  49. int link_enabled;
  50. int link_next_ch;
  51. /* interruption data */
  52. int interrupts;
  53. int status;
  54. int cstatus;
  55. /* state data */
  56. int active;
  57. int enable;
  58. int sync;
  59. int src_sync;
  60. int pending_request;
  61. int waiting_end_prog;
  62. uint16_t cpc;
  63. int set_update;
  64. /* sync type */
  65. int fs;
  66. int bs;
  67. /* compatibility */
  68. int omap_3_1_compatible_disable;
  69. qemu_irq irq;
  70. struct omap_dma_channel_s *sibling;
  71. struct omap_dma_reg_set_s {
  72. hwaddr src, dest;
  73. int frame;
  74. int element;
  75. int pck_element;
  76. int frame_delta[2];
  77. int elem_delta[2];
  78. int frames;
  79. int elements;
  80. int pck_elements;
  81. } active_set;
  82. struct soc_dma_ch_s *dma;
  83. /* unused parameters */
  84. int write_mode;
  85. int priority;
  86. int interleave_disabled;
  87. int type;
  88. int suspend;
  89. int buf_disable;
  90. };
  91. struct omap_dma_s {
  92. struct soc_dma_s *dma;
  93. MemoryRegion iomem;
  94. struct omap_mpu_state_s *mpu;
  95. omap_clk clk;
  96. qemu_irq irq[4];
  97. void (*intr_update)(struct omap_dma_s *s);
  98. enum omap_dma_model model;
  99. int omap_3_1_mapping_disabled;
  100. uint32_t gcr;
  101. uint32_t ocp;
  102. uint32_t caps[5];
  103. uint32_t irqen[4];
  104. uint32_t irqstat[4];
  105. int chans;
  106. struct omap_dma_channel_s ch[32];
  107. struct omap_dma_lcd_channel_s lcd_ch;
  108. };
  109. /* Interrupts */
  110. #define TIMEOUT_INTR (1 << 0)
  111. #define EVENT_DROP_INTR (1 << 1)
  112. #define HALF_FRAME_INTR (1 << 2)
  113. #define END_FRAME_INTR (1 << 3)
  114. #define LAST_FRAME_INTR (1 << 4)
  115. #define END_BLOCK_INTR (1 << 5)
  116. #define SYNC (1 << 6)
  117. #define END_PKT_INTR (1 << 7)
  118. #define TRANS_ERR_INTR (1 << 8)
  119. #define MISALIGN_INTR (1 << 11)
  120. static inline void omap_dma_interrupts_update(struct omap_dma_s *s)
  121. {
  122. return s->intr_update(s);
  123. }
  124. static void omap_dma_channel_load(struct omap_dma_channel_s *ch)
  125. {
  126. struct omap_dma_reg_set_s *a = &ch->active_set;
  127. int i, normal;
  128. int omap_3_1 = !ch->omap_3_1_compatible_disable;
  129. /*
  130. * TODO: verify address ranges and alignment
  131. * TODO: port endianness
  132. */
  133. a->src = ch->addr[0];
  134. a->dest = ch->addr[1];
  135. a->frames = ch->frames;
  136. a->elements = ch->elements;
  137. a->pck_elements = ch->frame_index[!ch->src_sync];
  138. a->frame = 0;
  139. a->element = 0;
  140. a->pck_element = 0;
  141. if (unlikely(!ch->elements || !ch->frames)) {
  142. printf("%s: bad DMA request\n", __FUNCTION__);
  143. return;
  144. }
  145. for (i = 0; i < 2; i ++)
  146. switch (ch->mode[i]) {
  147. case constant:
  148. a->elem_delta[i] = 0;
  149. a->frame_delta[i] = 0;
  150. break;
  151. case post_incremented:
  152. a->elem_delta[i] = ch->data_type;
  153. a->frame_delta[i] = 0;
  154. break;
  155. case single_index:
  156. a->elem_delta[i] = ch->data_type +
  157. ch->element_index[omap_3_1 ? 0 : i] - 1;
  158. a->frame_delta[i] = 0;
  159. break;
  160. case double_index:
  161. a->elem_delta[i] = ch->data_type +
  162. ch->element_index[omap_3_1 ? 0 : i] - 1;
  163. a->frame_delta[i] = ch->frame_index[omap_3_1 ? 0 : i] -
  164. ch->element_index[omap_3_1 ? 0 : i];
  165. break;
  166. default:
  167. break;
  168. }
  169. normal = !ch->transparent_copy && !ch->constant_fill &&
  170. /* FIFO is big-endian so either (ch->endian[n] == 1) OR
  171. * (ch->endian_lock[n] == 1) mean no endianism conversion. */
  172. (ch->endian[0] | ch->endian_lock[0]) ==
  173. (ch->endian[1] | ch->endian_lock[1]);
  174. for (i = 0; i < 2; i ++) {
  175. /* TODO: for a->frame_delta[i] > 0 still use the fast path, just
  176. * limit min_elems in omap_dma_transfer_setup to the nearest frame
  177. * end. */
  178. if (!a->elem_delta[i] && normal &&
  179. (a->frames == 1 || !a->frame_delta[i]))
  180. ch->dma->type[i] = soc_dma_access_const;
  181. else if (a->elem_delta[i] == ch->data_type && normal &&
  182. (a->frames == 1 || !a->frame_delta[i]))
  183. ch->dma->type[i] = soc_dma_access_linear;
  184. else
  185. ch->dma->type[i] = soc_dma_access_other;
  186. ch->dma->vaddr[i] = ch->addr[i];
  187. }
  188. soc_dma_ch_update(ch->dma);
  189. }
  190. static void omap_dma_activate_channel(struct omap_dma_s *s,
  191. struct omap_dma_channel_s *ch)
  192. {
  193. if (!ch->active) {
  194. if (ch->set_update) {
  195. /* It's not clear when the active set is supposed to be
  196. * loaded from registers. We're already loading it when the
  197. * channel is enabled, and for some guests this is not enough
  198. * but that may be also because of a race condition (no
  199. * delays in qemu) in the guest code, which we're just
  200. * working around here. */
  201. omap_dma_channel_load(ch);
  202. ch->set_update = 0;
  203. }
  204. ch->active = 1;
  205. soc_dma_set_request(ch->dma, 1);
  206. if (ch->sync)
  207. ch->status |= SYNC;
  208. }
  209. }
  210. static void omap_dma_deactivate_channel(struct omap_dma_s *s,
  211. struct omap_dma_channel_s *ch)
  212. {
  213. /* Update cpc */
  214. ch->cpc = ch->active_set.dest & 0xffff;
  215. if (ch->pending_request && !ch->waiting_end_prog && ch->enable) {
  216. /* Don't deactivate the channel */
  217. ch->pending_request = 0;
  218. return;
  219. }
  220. /* Don't deactive the channel if it is synchronized and the DMA request is
  221. active */
  222. if (ch->sync && ch->enable && (s->dma->drqbmp & (1 << ch->sync)))
  223. return;
  224. if (ch->active) {
  225. ch->active = 0;
  226. ch->status &= ~SYNC;
  227. soc_dma_set_request(ch->dma, 0);
  228. }
  229. }
  230. static void omap_dma_enable_channel(struct omap_dma_s *s,
  231. struct omap_dma_channel_s *ch)
  232. {
  233. if (!ch->enable) {
  234. ch->enable = 1;
  235. ch->waiting_end_prog = 0;
  236. omap_dma_channel_load(ch);
  237. /* TODO: theoretically if ch->sync && ch->prefetch &&
  238. * !s->dma->drqbmp[ch->sync], we should also activate and fetch
  239. * from source and then stall until signalled. */
  240. if ((!ch->sync) || (s->dma->drqbmp & (1 << ch->sync)))
  241. omap_dma_activate_channel(s, ch);
  242. }
  243. }
  244. static void omap_dma_disable_channel(struct omap_dma_s *s,
  245. struct omap_dma_channel_s *ch)
  246. {
  247. if (ch->enable) {
  248. ch->enable = 0;
  249. /* Discard any pending request */
  250. ch->pending_request = 0;
  251. omap_dma_deactivate_channel(s, ch);
  252. }
  253. }
  254. static void omap_dma_channel_end_prog(struct omap_dma_s *s,
  255. struct omap_dma_channel_s *ch)
  256. {
  257. if (ch->waiting_end_prog) {
  258. ch->waiting_end_prog = 0;
  259. if (!ch->sync || ch->pending_request) {
  260. ch->pending_request = 0;
  261. omap_dma_activate_channel(s, ch);
  262. }
  263. }
  264. }
  265. static void omap_dma_interrupts_3_1_update(struct omap_dma_s *s)
  266. {
  267. struct omap_dma_channel_s *ch = s->ch;
  268. /* First three interrupts are shared between two channels each. */
  269. if (ch[0].status | ch[6].status)
  270. qemu_irq_raise(ch[0].irq);
  271. if (ch[1].status | ch[7].status)
  272. qemu_irq_raise(ch[1].irq);
  273. if (ch[2].status | ch[8].status)
  274. qemu_irq_raise(ch[2].irq);
  275. if (ch[3].status)
  276. qemu_irq_raise(ch[3].irq);
  277. if (ch[4].status)
  278. qemu_irq_raise(ch[4].irq);
  279. if (ch[5].status)
  280. qemu_irq_raise(ch[5].irq);
  281. }
  282. static void omap_dma_interrupts_3_2_update(struct omap_dma_s *s)
  283. {
  284. struct omap_dma_channel_s *ch = s->ch;
  285. int i;
  286. for (i = s->chans; i; ch ++, i --)
  287. if (ch->status)
  288. qemu_irq_raise(ch->irq);
  289. }
  290. static void omap_dma_enable_3_1_mapping(struct omap_dma_s *s)
  291. {
  292. s->omap_3_1_mapping_disabled = 0;
  293. s->chans = 9;
  294. s->intr_update = omap_dma_interrupts_3_1_update;
  295. }
  296. static void omap_dma_disable_3_1_mapping(struct omap_dma_s *s)
  297. {
  298. s->omap_3_1_mapping_disabled = 1;
  299. s->chans = 16;
  300. s->intr_update = omap_dma_interrupts_3_2_update;
  301. }
  302. static void omap_dma_process_request(struct omap_dma_s *s, int request)
  303. {
  304. int channel;
  305. int drop_event = 0;
  306. struct omap_dma_channel_s *ch = s->ch;
  307. for (channel = 0; channel < s->chans; channel ++, ch ++) {
  308. if (ch->enable && ch->sync == request) {
  309. if (!ch->active)
  310. omap_dma_activate_channel(s, ch);
  311. else if (!ch->pending_request)
  312. ch->pending_request = 1;
  313. else {
  314. /* Request collision */
  315. /* Second request received while processing other request */
  316. ch->status |= EVENT_DROP_INTR;
  317. drop_event = 1;
  318. }
  319. }
  320. }
  321. if (drop_event)
  322. omap_dma_interrupts_update(s);
  323. }
  324. static void omap_dma_transfer_generic(struct soc_dma_ch_s *dma)
  325. {
  326. uint8_t value[4];
  327. struct omap_dma_channel_s *ch = dma->opaque;
  328. struct omap_dma_reg_set_s *a = &ch->active_set;
  329. int bytes = dma->bytes;
  330. #ifdef MULTI_REQ
  331. uint16_t status = ch->status;
  332. #endif
  333. do {
  334. /* Transfer a single element */
  335. /* FIXME: check the endianness */
  336. if (!ch->constant_fill)
  337. cpu_physical_memory_read(a->src, value, ch->data_type);
  338. else
  339. *(uint32_t *) value = ch->color;
  340. if (!ch->transparent_copy || *(uint32_t *) value != ch->color)
  341. cpu_physical_memory_write(a->dest, value, ch->data_type);
  342. a->src += a->elem_delta[0];
  343. a->dest += a->elem_delta[1];
  344. a->element ++;
  345. #ifndef MULTI_REQ
  346. if (a->element == a->elements) {
  347. /* End of Frame */
  348. a->element = 0;
  349. a->src += a->frame_delta[0];
  350. a->dest += a->frame_delta[1];
  351. a->frame ++;
  352. /* If the channel is async, update cpc */
  353. if (!ch->sync)
  354. ch->cpc = a->dest & 0xffff;
  355. }
  356. } while ((bytes -= ch->data_type));
  357. #else
  358. /* If the channel is element synchronized, deactivate it */
  359. if (ch->sync && !ch->fs && !ch->bs)
  360. omap_dma_deactivate_channel(s, ch);
  361. /* If it is the last frame, set the LAST_FRAME interrupt */
  362. if (a->element == 1 && a->frame == a->frames - 1)
  363. if (ch->interrupts & LAST_FRAME_INTR)
  364. ch->status |= LAST_FRAME_INTR;
  365. /* If the half of the frame was reached, set the HALF_FRAME
  366. interrupt */
  367. if (a->element == (a->elements >> 1))
  368. if (ch->interrupts & HALF_FRAME_INTR)
  369. ch->status |= HALF_FRAME_INTR;
  370. if (ch->fs && ch->bs) {
  371. a->pck_element ++;
  372. /* Check if a full packet has beed transferred. */
  373. if (a->pck_element == a->pck_elements) {
  374. a->pck_element = 0;
  375. /* Set the END_PKT interrupt */
  376. if ((ch->interrupts & END_PKT_INTR) && !ch->src_sync)
  377. ch->status |= END_PKT_INTR;
  378. /* If the channel is packet-synchronized, deactivate it */
  379. if (ch->sync)
  380. omap_dma_deactivate_channel(s, ch);
  381. }
  382. }
  383. if (a->element == a->elements) {
  384. /* End of Frame */
  385. a->element = 0;
  386. a->src += a->frame_delta[0];
  387. a->dest += a->frame_delta[1];
  388. a->frame ++;
  389. /* If the channel is frame synchronized, deactivate it */
  390. if (ch->sync && ch->fs && !ch->bs)
  391. omap_dma_deactivate_channel(s, ch);
  392. /* If the channel is async, update cpc */
  393. if (!ch->sync)
  394. ch->cpc = a->dest & 0xffff;
  395. /* Set the END_FRAME interrupt */
  396. if (ch->interrupts & END_FRAME_INTR)
  397. ch->status |= END_FRAME_INTR;
  398. if (a->frame == a->frames) {
  399. /* End of Block */
  400. /* Disable the channel */
  401. if (ch->omap_3_1_compatible_disable) {
  402. omap_dma_disable_channel(s, ch);
  403. if (ch->link_enabled)
  404. omap_dma_enable_channel(s,
  405. &s->ch[ch->link_next_ch]);
  406. } else {
  407. if (!ch->auto_init)
  408. omap_dma_disable_channel(s, ch);
  409. else if (ch->repeat || ch->end_prog)
  410. omap_dma_channel_load(ch);
  411. else {
  412. ch->waiting_end_prog = 1;
  413. omap_dma_deactivate_channel(s, ch);
  414. }
  415. }
  416. if (ch->interrupts & END_BLOCK_INTR)
  417. ch->status |= END_BLOCK_INTR;
  418. }
  419. }
  420. } while (status == ch->status && ch->active);
  421. omap_dma_interrupts_update(s);
  422. #endif
  423. }
  424. enum {
  425. omap_dma_intr_element_sync,
  426. omap_dma_intr_last_frame,
  427. omap_dma_intr_half_frame,
  428. omap_dma_intr_frame,
  429. omap_dma_intr_frame_sync,
  430. omap_dma_intr_packet,
  431. omap_dma_intr_packet_sync,
  432. omap_dma_intr_block,
  433. __omap_dma_intr_last,
  434. };
  435. static void omap_dma_transfer_setup(struct soc_dma_ch_s *dma)
  436. {
  437. struct omap_dma_port_if_s *src_p, *dest_p;
  438. struct omap_dma_reg_set_s *a;
  439. struct omap_dma_channel_s *ch = dma->opaque;
  440. struct omap_dma_s *s = dma->dma->opaque;
  441. int frames, min_elems, elements[__omap_dma_intr_last];
  442. a = &ch->active_set;
  443. src_p = &s->mpu->port[ch->port[0]];
  444. dest_p = &s->mpu->port[ch->port[1]];
  445. if ((!ch->constant_fill && !src_p->addr_valid(s->mpu, a->src)) ||
  446. (!dest_p->addr_valid(s->mpu, a->dest))) {
  447. #if 0
  448. /* Bus time-out */
  449. if (ch->interrupts & TIMEOUT_INTR)
  450. ch->status |= TIMEOUT_INTR;
  451. omap_dma_deactivate_channel(s, ch);
  452. continue;
  453. #endif
  454. printf("%s: Bus time-out in DMA%i operation\n",
  455. __FUNCTION__, dma->num);
  456. }
  457. min_elems = INT_MAX;
  458. /* Check all the conditions that terminate the transfer starting
  459. * with those that can occur the soonest. */
  460. #define INTR_CHECK(cond, id, nelements) \
  461. if (cond) { \
  462. elements[id] = nelements; \
  463. if (elements[id] < min_elems) \
  464. min_elems = elements[id]; \
  465. } else \
  466. elements[id] = INT_MAX;
  467. /* Elements */
  468. INTR_CHECK(
  469. ch->sync && !ch->fs && !ch->bs,
  470. omap_dma_intr_element_sync,
  471. 1)
  472. /* Frames */
  473. /* TODO: for transfers where entire frames can be read and written
  474. * using memcpy() but a->frame_delta is non-zero, try to still do
  475. * transfers using soc_dma but limit min_elems to a->elements - ...
  476. * See also the TODO in omap_dma_channel_load. */
  477. INTR_CHECK(
  478. (ch->interrupts & LAST_FRAME_INTR) &&
  479. ((a->frame < a->frames - 1) || !a->element),
  480. omap_dma_intr_last_frame,
  481. (a->frames - a->frame - 2) * a->elements +
  482. (a->elements - a->element + 1))
  483. INTR_CHECK(
  484. ch->interrupts & HALF_FRAME_INTR,
  485. omap_dma_intr_half_frame,
  486. (a->elements >> 1) +
  487. (a->element >= (a->elements >> 1) ? a->elements : 0) -
  488. a->element)
  489. INTR_CHECK(
  490. ch->sync && ch->fs && (ch->interrupts & END_FRAME_INTR),
  491. omap_dma_intr_frame,
  492. a->elements - a->element)
  493. INTR_CHECK(
  494. ch->sync && ch->fs && !ch->bs,
  495. omap_dma_intr_frame_sync,
  496. a->elements - a->element)
  497. /* Packets */
  498. INTR_CHECK(
  499. ch->fs && ch->bs &&
  500. (ch->interrupts & END_PKT_INTR) && !ch->src_sync,
  501. omap_dma_intr_packet,
  502. a->pck_elements - a->pck_element)
  503. INTR_CHECK(
  504. ch->fs && ch->bs && ch->sync,
  505. omap_dma_intr_packet_sync,
  506. a->pck_elements - a->pck_element)
  507. /* Blocks */
  508. INTR_CHECK(
  509. 1,
  510. omap_dma_intr_block,
  511. (a->frames - a->frame - 1) * a->elements +
  512. (a->elements - a->element))
  513. dma->bytes = min_elems * ch->data_type;
  514. /* Set appropriate interrupts and/or deactivate channels */
  515. #ifdef MULTI_REQ
  516. /* TODO: should all of this only be done if dma->update, and otherwise
  517. * inside omap_dma_transfer_generic below - check what's faster. */
  518. if (dma->update) {
  519. #endif
  520. /* If the channel is element synchronized, deactivate it */
  521. if (min_elems == elements[omap_dma_intr_element_sync])
  522. omap_dma_deactivate_channel(s, ch);
  523. /* If it is the last frame, set the LAST_FRAME interrupt */
  524. if (min_elems == elements[omap_dma_intr_last_frame])
  525. ch->status |= LAST_FRAME_INTR;
  526. /* If exactly half of the frame was reached, set the HALF_FRAME
  527. interrupt */
  528. if (min_elems == elements[omap_dma_intr_half_frame])
  529. ch->status |= HALF_FRAME_INTR;
  530. /* If a full packet has been transferred, set the END_PKT interrupt */
  531. if (min_elems == elements[omap_dma_intr_packet])
  532. ch->status |= END_PKT_INTR;
  533. /* If the channel is packet-synchronized, deactivate it */
  534. if (min_elems == elements[omap_dma_intr_packet_sync])
  535. omap_dma_deactivate_channel(s, ch);
  536. /* If the channel is frame synchronized, deactivate it */
  537. if (min_elems == elements[omap_dma_intr_frame_sync])
  538. omap_dma_deactivate_channel(s, ch);
  539. /* Set the END_FRAME interrupt */
  540. if (min_elems == elements[omap_dma_intr_frame])
  541. ch->status |= END_FRAME_INTR;
  542. if (min_elems == elements[omap_dma_intr_block]) {
  543. /* End of Block */
  544. /* Disable the channel */
  545. if (ch->omap_3_1_compatible_disable) {
  546. omap_dma_disable_channel(s, ch);
  547. if (ch->link_enabled)
  548. omap_dma_enable_channel(s, &s->ch[ch->link_next_ch]);
  549. } else {
  550. if (!ch->auto_init)
  551. omap_dma_disable_channel(s, ch);
  552. else if (ch->repeat || ch->end_prog)
  553. omap_dma_channel_load(ch);
  554. else {
  555. ch->waiting_end_prog = 1;
  556. omap_dma_deactivate_channel(s, ch);
  557. }
  558. }
  559. if (ch->interrupts & END_BLOCK_INTR)
  560. ch->status |= END_BLOCK_INTR;
  561. }
  562. /* Update packet number */
  563. if (ch->fs && ch->bs) {
  564. a->pck_element += min_elems;
  565. a->pck_element %= a->pck_elements;
  566. }
  567. /* TODO: check if we really need to update anything here or perhaps we
  568. * can skip part of this. */
  569. #ifndef MULTI_REQ
  570. if (dma->update) {
  571. #endif
  572. a->element += min_elems;
  573. frames = a->element / a->elements;
  574. a->element = a->element % a->elements;
  575. a->frame += frames;
  576. a->src += min_elems * a->elem_delta[0] + frames * a->frame_delta[0];
  577. a->dest += min_elems * a->elem_delta[1] + frames * a->frame_delta[1];
  578. /* If the channel is async, update cpc */
  579. if (!ch->sync && frames)
  580. ch->cpc = a->dest & 0xffff;
  581. /* TODO: if the destination port is IMIF or EMIFF, set the dirty
  582. * bits on it. */
  583. #ifndef MULTI_REQ
  584. }
  585. #else
  586. }
  587. #endif
  588. omap_dma_interrupts_update(s);
  589. }
  590. void omap_dma_reset(struct soc_dma_s *dma)
  591. {
  592. int i;
  593. struct omap_dma_s *s = dma->opaque;
  594. soc_dma_reset(s->dma);
  595. if (s->model < omap_dma_4)
  596. s->gcr = 0x0004;
  597. else
  598. s->gcr = 0x00010010;
  599. s->ocp = 0x00000000;
  600. memset(&s->irqstat, 0, sizeof(s->irqstat));
  601. memset(&s->irqen, 0, sizeof(s->irqen));
  602. s->lcd_ch.src = emiff;
  603. s->lcd_ch.condition = 0;
  604. s->lcd_ch.interrupts = 0;
  605. s->lcd_ch.dual = 0;
  606. if (s->model < omap_dma_4)
  607. omap_dma_enable_3_1_mapping(s);
  608. for (i = 0; i < s->chans; i ++) {
  609. s->ch[i].suspend = 0;
  610. s->ch[i].prefetch = 0;
  611. s->ch[i].buf_disable = 0;
  612. s->ch[i].src_sync = 0;
  613. memset(&s->ch[i].burst, 0, sizeof(s->ch[i].burst));
  614. memset(&s->ch[i].port, 0, sizeof(s->ch[i].port));
  615. memset(&s->ch[i].mode, 0, sizeof(s->ch[i].mode));
  616. memset(&s->ch[i].frame_index, 0, sizeof(s->ch[i].frame_index));
  617. memset(&s->ch[i].element_index, 0, sizeof(s->ch[i].element_index));
  618. memset(&s->ch[i].endian, 0, sizeof(s->ch[i].endian));
  619. memset(&s->ch[i].endian_lock, 0, sizeof(s->ch[i].endian_lock));
  620. memset(&s->ch[i].translate, 0, sizeof(s->ch[i].translate));
  621. s->ch[i].write_mode = 0;
  622. s->ch[i].data_type = 0;
  623. s->ch[i].transparent_copy = 0;
  624. s->ch[i].constant_fill = 0;
  625. s->ch[i].color = 0x00000000;
  626. s->ch[i].end_prog = 0;
  627. s->ch[i].repeat = 0;
  628. s->ch[i].auto_init = 0;
  629. s->ch[i].link_enabled = 0;
  630. if (s->model < omap_dma_4)
  631. s->ch[i].interrupts = 0x0003;
  632. else
  633. s->ch[i].interrupts = 0x0000;
  634. s->ch[i].status = 0;
  635. s->ch[i].cstatus = 0;
  636. s->ch[i].active = 0;
  637. s->ch[i].enable = 0;
  638. s->ch[i].sync = 0;
  639. s->ch[i].pending_request = 0;
  640. s->ch[i].waiting_end_prog = 0;
  641. s->ch[i].cpc = 0x0000;
  642. s->ch[i].fs = 0;
  643. s->ch[i].bs = 0;
  644. s->ch[i].omap_3_1_compatible_disable = 0;
  645. memset(&s->ch[i].active_set, 0, sizeof(s->ch[i].active_set));
  646. s->ch[i].priority = 0;
  647. s->ch[i].interleave_disabled = 0;
  648. s->ch[i].type = 0;
  649. }
  650. }
  651. static int omap_dma_ch_reg_read(struct omap_dma_s *s,
  652. struct omap_dma_channel_s *ch, int reg, uint16_t *value)
  653. {
  654. switch (reg) {
  655. case 0x00: /* SYS_DMA_CSDP_CH0 */
  656. *value = (ch->burst[1] << 14) |
  657. (ch->pack[1] << 13) |
  658. (ch->port[1] << 9) |
  659. (ch->burst[0] << 7) |
  660. (ch->pack[0] << 6) |
  661. (ch->port[0] << 2) |
  662. (ch->data_type >> 1);
  663. break;
  664. case 0x02: /* SYS_DMA_CCR_CH0 */
  665. if (s->model <= omap_dma_3_1)
  666. *value = 0 << 10; /* FIFO_FLUSH reads as 0 */
  667. else
  668. *value = ch->omap_3_1_compatible_disable << 10;
  669. *value |= (ch->mode[1] << 14) |
  670. (ch->mode[0] << 12) |
  671. (ch->end_prog << 11) |
  672. (ch->repeat << 9) |
  673. (ch->auto_init << 8) |
  674. (ch->enable << 7) |
  675. (ch->priority << 6) |
  676. (ch->fs << 5) | ch->sync;
  677. break;
  678. case 0x04: /* SYS_DMA_CICR_CH0 */
  679. *value = ch->interrupts;
  680. break;
  681. case 0x06: /* SYS_DMA_CSR_CH0 */
  682. *value = ch->status;
  683. ch->status &= SYNC;
  684. if (!ch->omap_3_1_compatible_disable && ch->sibling) {
  685. *value |= (ch->sibling->status & 0x3f) << 6;
  686. ch->sibling->status &= SYNC;
  687. }
  688. qemu_irq_lower(ch->irq);
  689. break;
  690. case 0x08: /* SYS_DMA_CSSA_L_CH0 */
  691. *value = ch->addr[0] & 0x0000ffff;
  692. break;
  693. case 0x0a: /* SYS_DMA_CSSA_U_CH0 */
  694. *value = ch->addr[0] >> 16;
  695. break;
  696. case 0x0c: /* SYS_DMA_CDSA_L_CH0 */
  697. *value = ch->addr[1] & 0x0000ffff;
  698. break;
  699. case 0x0e: /* SYS_DMA_CDSA_U_CH0 */
  700. *value = ch->addr[1] >> 16;
  701. break;
  702. case 0x10: /* SYS_DMA_CEN_CH0 */
  703. *value = ch->elements;
  704. break;
  705. case 0x12: /* SYS_DMA_CFN_CH0 */
  706. *value = ch->frames;
  707. break;
  708. case 0x14: /* SYS_DMA_CFI_CH0 */
  709. *value = ch->frame_index[0];
  710. break;
  711. case 0x16: /* SYS_DMA_CEI_CH0 */
  712. *value = ch->element_index[0];
  713. break;
  714. case 0x18: /* SYS_DMA_CPC_CH0 or DMA_CSAC */
  715. if (ch->omap_3_1_compatible_disable)
  716. *value = ch->active_set.src & 0xffff; /* CSAC */
  717. else
  718. *value = ch->cpc;
  719. break;
  720. case 0x1a: /* DMA_CDAC */
  721. *value = ch->active_set.dest & 0xffff; /* CDAC */
  722. break;
  723. case 0x1c: /* DMA_CDEI */
  724. *value = ch->element_index[1];
  725. break;
  726. case 0x1e: /* DMA_CDFI */
  727. *value = ch->frame_index[1];
  728. break;
  729. case 0x20: /* DMA_COLOR_L */
  730. *value = ch->color & 0xffff;
  731. break;
  732. case 0x22: /* DMA_COLOR_U */
  733. *value = ch->color >> 16;
  734. break;
  735. case 0x24: /* DMA_CCR2 */
  736. *value = (ch->bs << 2) |
  737. (ch->transparent_copy << 1) |
  738. ch->constant_fill;
  739. break;
  740. case 0x28: /* DMA_CLNK_CTRL */
  741. *value = (ch->link_enabled << 15) |
  742. (ch->link_next_ch & 0xf);
  743. break;
  744. case 0x2a: /* DMA_LCH_CTRL */
  745. *value = (ch->interleave_disabled << 15) |
  746. ch->type;
  747. break;
  748. default:
  749. return 1;
  750. }
  751. return 0;
  752. }
  753. static int omap_dma_ch_reg_write(struct omap_dma_s *s,
  754. struct omap_dma_channel_s *ch, int reg, uint16_t value)
  755. {
  756. switch (reg) {
  757. case 0x00: /* SYS_DMA_CSDP_CH0 */
  758. ch->burst[1] = (value & 0xc000) >> 14;
  759. ch->pack[1] = (value & 0x2000) >> 13;
  760. ch->port[1] = (enum omap_dma_port) ((value & 0x1e00) >> 9);
  761. ch->burst[0] = (value & 0x0180) >> 7;
  762. ch->pack[0] = (value & 0x0040) >> 6;
  763. ch->port[0] = (enum omap_dma_port) ((value & 0x003c) >> 2);
  764. ch->data_type = 1 << (value & 3);
  765. if (ch->port[0] >= __omap_dma_port_last)
  766. printf("%s: invalid DMA port %i\n", __FUNCTION__,
  767. ch->port[0]);
  768. if (ch->port[1] >= __omap_dma_port_last)
  769. printf("%s: invalid DMA port %i\n", __FUNCTION__,
  770. ch->port[1]);
  771. if ((value & 3) == 3)
  772. printf("%s: bad data_type for DMA channel\n", __FUNCTION__);
  773. break;
  774. case 0x02: /* SYS_DMA_CCR_CH0 */
  775. ch->mode[1] = (omap_dma_addressing_t) ((value & 0xc000) >> 14);
  776. ch->mode[0] = (omap_dma_addressing_t) ((value & 0x3000) >> 12);
  777. ch->end_prog = (value & 0x0800) >> 11;
  778. if (s->model >= omap_dma_3_2)
  779. ch->omap_3_1_compatible_disable = (value >> 10) & 0x1;
  780. ch->repeat = (value & 0x0200) >> 9;
  781. ch->auto_init = (value & 0x0100) >> 8;
  782. ch->priority = (value & 0x0040) >> 6;
  783. ch->fs = (value & 0x0020) >> 5;
  784. ch->sync = value & 0x001f;
  785. if (value & 0x0080)
  786. omap_dma_enable_channel(s, ch);
  787. else
  788. omap_dma_disable_channel(s, ch);
  789. if (ch->end_prog)
  790. omap_dma_channel_end_prog(s, ch);
  791. break;
  792. case 0x04: /* SYS_DMA_CICR_CH0 */
  793. ch->interrupts = value & 0x3f;
  794. break;
  795. case 0x06: /* SYS_DMA_CSR_CH0 */
  796. OMAP_RO_REG((hwaddr) reg);
  797. break;
  798. case 0x08: /* SYS_DMA_CSSA_L_CH0 */
  799. ch->addr[0] &= 0xffff0000;
  800. ch->addr[0] |= value;
  801. break;
  802. case 0x0a: /* SYS_DMA_CSSA_U_CH0 */
  803. ch->addr[0] &= 0x0000ffff;
  804. ch->addr[0] |= (uint32_t) value << 16;
  805. break;
  806. case 0x0c: /* SYS_DMA_CDSA_L_CH0 */
  807. ch->addr[1] &= 0xffff0000;
  808. ch->addr[1] |= value;
  809. break;
  810. case 0x0e: /* SYS_DMA_CDSA_U_CH0 */
  811. ch->addr[1] &= 0x0000ffff;
  812. ch->addr[1] |= (uint32_t) value << 16;
  813. break;
  814. case 0x10: /* SYS_DMA_CEN_CH0 */
  815. ch->elements = value;
  816. break;
  817. case 0x12: /* SYS_DMA_CFN_CH0 */
  818. ch->frames = value;
  819. break;
  820. case 0x14: /* SYS_DMA_CFI_CH0 */
  821. ch->frame_index[0] = (int16_t) value;
  822. break;
  823. case 0x16: /* SYS_DMA_CEI_CH0 */
  824. ch->element_index[0] = (int16_t) value;
  825. break;
  826. case 0x18: /* SYS_DMA_CPC_CH0 or DMA_CSAC */
  827. OMAP_RO_REG((hwaddr) reg);
  828. break;
  829. case 0x1c: /* DMA_CDEI */
  830. ch->element_index[1] = (int16_t) value;
  831. break;
  832. case 0x1e: /* DMA_CDFI */
  833. ch->frame_index[1] = (int16_t) value;
  834. break;
  835. case 0x20: /* DMA_COLOR_L */
  836. ch->color &= 0xffff0000;
  837. ch->color |= value;
  838. break;
  839. case 0x22: /* DMA_COLOR_U */
  840. ch->color &= 0xffff;
  841. ch->color |= value << 16;
  842. break;
  843. case 0x24: /* DMA_CCR2 */
  844. ch->bs = (value >> 2) & 0x1;
  845. ch->transparent_copy = (value >> 1) & 0x1;
  846. ch->constant_fill = value & 0x1;
  847. break;
  848. case 0x28: /* DMA_CLNK_CTRL */
  849. ch->link_enabled = (value >> 15) & 0x1;
  850. if (value & (1 << 14)) { /* Stop_Lnk */
  851. ch->link_enabled = 0;
  852. omap_dma_disable_channel(s, ch);
  853. }
  854. ch->link_next_ch = value & 0x1f;
  855. break;
  856. case 0x2a: /* DMA_LCH_CTRL */
  857. ch->interleave_disabled = (value >> 15) & 0x1;
  858. ch->type = value & 0xf;
  859. break;
  860. default:
  861. return 1;
  862. }
  863. return 0;
  864. }
  865. static int omap_dma_3_2_lcd_write(struct omap_dma_lcd_channel_s *s, int offset,
  866. uint16_t value)
  867. {
  868. switch (offset) {
  869. case 0xbc0: /* DMA_LCD_CSDP */
  870. s->brust_f2 = (value >> 14) & 0x3;
  871. s->pack_f2 = (value >> 13) & 0x1;
  872. s->data_type_f2 = (1 << ((value >> 11) & 0x3));
  873. s->brust_f1 = (value >> 7) & 0x3;
  874. s->pack_f1 = (value >> 6) & 0x1;
  875. s->data_type_f1 = (1 << ((value >> 0) & 0x3));
  876. break;
  877. case 0xbc2: /* DMA_LCD_CCR */
  878. s->mode_f2 = (value >> 14) & 0x3;
  879. s->mode_f1 = (value >> 12) & 0x3;
  880. s->end_prog = (value >> 11) & 0x1;
  881. s->omap_3_1_compatible_disable = (value >> 10) & 0x1;
  882. s->repeat = (value >> 9) & 0x1;
  883. s->auto_init = (value >> 8) & 0x1;
  884. s->running = (value >> 7) & 0x1;
  885. s->priority = (value >> 6) & 0x1;
  886. s->bs = (value >> 4) & 0x1;
  887. break;
  888. case 0xbc4: /* DMA_LCD_CTRL */
  889. s->dst = (value >> 8) & 0x1;
  890. s->src = ((value >> 6) & 0x3) << 1;
  891. s->condition = 0;
  892. /* Assume no bus errors and thus no BUS_ERROR irq bits. */
  893. s->interrupts = (value >> 1) & 1;
  894. s->dual = value & 1;
  895. break;
  896. case 0xbc8: /* TOP_B1_L */
  897. s->src_f1_top &= 0xffff0000;
  898. s->src_f1_top |= 0x0000ffff & value;
  899. break;
  900. case 0xbca: /* TOP_B1_U */
  901. s->src_f1_top &= 0x0000ffff;
  902. s->src_f1_top |= value << 16;
  903. break;
  904. case 0xbcc: /* BOT_B1_L */
  905. s->src_f1_bottom &= 0xffff0000;
  906. s->src_f1_bottom |= 0x0000ffff & value;
  907. break;
  908. case 0xbce: /* BOT_B1_U */
  909. s->src_f1_bottom &= 0x0000ffff;
  910. s->src_f1_bottom |= (uint32_t) value << 16;
  911. break;
  912. case 0xbd0: /* TOP_B2_L */
  913. s->src_f2_top &= 0xffff0000;
  914. s->src_f2_top |= 0x0000ffff & value;
  915. break;
  916. case 0xbd2: /* TOP_B2_U */
  917. s->src_f2_top &= 0x0000ffff;
  918. s->src_f2_top |= (uint32_t) value << 16;
  919. break;
  920. case 0xbd4: /* BOT_B2_L */
  921. s->src_f2_bottom &= 0xffff0000;
  922. s->src_f2_bottom |= 0x0000ffff & value;
  923. break;
  924. case 0xbd6: /* BOT_B2_U */
  925. s->src_f2_bottom &= 0x0000ffff;
  926. s->src_f2_bottom |= (uint32_t) value << 16;
  927. break;
  928. case 0xbd8: /* DMA_LCD_SRC_EI_B1 */
  929. s->element_index_f1 = value;
  930. break;
  931. case 0xbda: /* DMA_LCD_SRC_FI_B1_L */
  932. s->frame_index_f1 &= 0xffff0000;
  933. s->frame_index_f1 |= 0x0000ffff & value;
  934. break;
  935. case 0xbf4: /* DMA_LCD_SRC_FI_B1_U */
  936. s->frame_index_f1 &= 0x0000ffff;
  937. s->frame_index_f1 |= (uint32_t) value << 16;
  938. break;
  939. case 0xbdc: /* DMA_LCD_SRC_EI_B2 */
  940. s->element_index_f2 = value;
  941. break;
  942. case 0xbde: /* DMA_LCD_SRC_FI_B2_L */
  943. s->frame_index_f2 &= 0xffff0000;
  944. s->frame_index_f2 |= 0x0000ffff & value;
  945. break;
  946. case 0xbf6: /* DMA_LCD_SRC_FI_B2_U */
  947. s->frame_index_f2 &= 0x0000ffff;
  948. s->frame_index_f2 |= (uint32_t) value << 16;
  949. break;
  950. case 0xbe0: /* DMA_LCD_SRC_EN_B1 */
  951. s->elements_f1 = value;
  952. break;
  953. case 0xbe4: /* DMA_LCD_SRC_FN_B1 */
  954. s->frames_f1 = value;
  955. break;
  956. case 0xbe2: /* DMA_LCD_SRC_EN_B2 */
  957. s->elements_f2 = value;
  958. break;
  959. case 0xbe6: /* DMA_LCD_SRC_FN_B2 */
  960. s->frames_f2 = value;
  961. break;
  962. case 0xbea: /* DMA_LCD_LCH_CTRL */
  963. s->lch_type = value & 0xf;
  964. break;
  965. default:
  966. return 1;
  967. }
  968. return 0;
  969. }
  970. static int omap_dma_3_2_lcd_read(struct omap_dma_lcd_channel_s *s, int offset,
  971. uint16_t *ret)
  972. {
  973. switch (offset) {
  974. case 0xbc0: /* DMA_LCD_CSDP */
  975. *ret = (s->brust_f2 << 14) |
  976. (s->pack_f2 << 13) |
  977. ((s->data_type_f2 >> 1) << 11) |
  978. (s->brust_f1 << 7) |
  979. (s->pack_f1 << 6) |
  980. ((s->data_type_f1 >> 1) << 0);
  981. break;
  982. case 0xbc2: /* DMA_LCD_CCR */
  983. *ret = (s->mode_f2 << 14) |
  984. (s->mode_f1 << 12) |
  985. (s->end_prog << 11) |
  986. (s->omap_3_1_compatible_disable << 10) |
  987. (s->repeat << 9) |
  988. (s->auto_init << 8) |
  989. (s->running << 7) |
  990. (s->priority << 6) |
  991. (s->bs << 4);
  992. break;
  993. case 0xbc4: /* DMA_LCD_CTRL */
  994. qemu_irq_lower(s->irq);
  995. *ret = (s->dst << 8) |
  996. ((s->src & 0x6) << 5) |
  997. (s->condition << 3) |
  998. (s->interrupts << 1) |
  999. s->dual;
  1000. break;
  1001. case 0xbc8: /* TOP_B1_L */
  1002. *ret = s->src_f1_top & 0xffff;
  1003. break;
  1004. case 0xbca: /* TOP_B1_U */
  1005. *ret = s->src_f1_top >> 16;
  1006. break;
  1007. case 0xbcc: /* BOT_B1_L */
  1008. *ret = s->src_f1_bottom & 0xffff;
  1009. break;
  1010. case 0xbce: /* BOT_B1_U */
  1011. *ret = s->src_f1_bottom >> 16;
  1012. break;
  1013. case 0xbd0: /* TOP_B2_L */
  1014. *ret = s->src_f2_top & 0xffff;
  1015. break;
  1016. case 0xbd2: /* TOP_B2_U */
  1017. *ret = s->src_f2_top >> 16;
  1018. break;
  1019. case 0xbd4: /* BOT_B2_L */
  1020. *ret = s->src_f2_bottom & 0xffff;
  1021. break;
  1022. case 0xbd6: /* BOT_B2_U */
  1023. *ret = s->src_f2_bottom >> 16;
  1024. break;
  1025. case 0xbd8: /* DMA_LCD_SRC_EI_B1 */
  1026. *ret = s->element_index_f1;
  1027. break;
  1028. case 0xbda: /* DMA_LCD_SRC_FI_B1_L */
  1029. *ret = s->frame_index_f1 & 0xffff;
  1030. break;
  1031. case 0xbf4: /* DMA_LCD_SRC_FI_B1_U */
  1032. *ret = s->frame_index_f1 >> 16;
  1033. break;
  1034. case 0xbdc: /* DMA_LCD_SRC_EI_B2 */
  1035. *ret = s->element_index_f2;
  1036. break;
  1037. case 0xbde: /* DMA_LCD_SRC_FI_B2_L */
  1038. *ret = s->frame_index_f2 & 0xffff;
  1039. break;
  1040. case 0xbf6: /* DMA_LCD_SRC_FI_B2_U */
  1041. *ret = s->frame_index_f2 >> 16;
  1042. break;
  1043. case 0xbe0: /* DMA_LCD_SRC_EN_B1 */
  1044. *ret = s->elements_f1;
  1045. break;
  1046. case 0xbe4: /* DMA_LCD_SRC_FN_B1 */
  1047. *ret = s->frames_f1;
  1048. break;
  1049. case 0xbe2: /* DMA_LCD_SRC_EN_B2 */
  1050. *ret = s->elements_f2;
  1051. break;
  1052. case 0xbe6: /* DMA_LCD_SRC_FN_B2 */
  1053. *ret = s->frames_f2;
  1054. break;
  1055. case 0xbea: /* DMA_LCD_LCH_CTRL */
  1056. *ret = s->lch_type;
  1057. break;
  1058. default:
  1059. return 1;
  1060. }
  1061. return 0;
  1062. }
  1063. static int omap_dma_3_1_lcd_write(struct omap_dma_lcd_channel_s *s, int offset,
  1064. uint16_t value)
  1065. {
  1066. switch (offset) {
  1067. case 0x300: /* SYS_DMA_LCD_CTRL */
  1068. s->src = (value & 0x40) ? imif : emiff;
  1069. s->condition = 0;
  1070. /* Assume no bus errors and thus no BUS_ERROR irq bits. */
  1071. s->interrupts = (value >> 1) & 1;
  1072. s->dual = value & 1;
  1073. break;
  1074. case 0x302: /* SYS_DMA_LCD_TOP_F1_L */
  1075. s->src_f1_top &= 0xffff0000;
  1076. s->src_f1_top |= 0x0000ffff & value;
  1077. break;
  1078. case 0x304: /* SYS_DMA_LCD_TOP_F1_U */
  1079. s->src_f1_top &= 0x0000ffff;
  1080. s->src_f1_top |= value << 16;
  1081. break;
  1082. case 0x306: /* SYS_DMA_LCD_BOT_F1_L */
  1083. s->src_f1_bottom &= 0xffff0000;
  1084. s->src_f1_bottom |= 0x0000ffff & value;
  1085. break;
  1086. case 0x308: /* SYS_DMA_LCD_BOT_F1_U */
  1087. s->src_f1_bottom &= 0x0000ffff;
  1088. s->src_f1_bottom |= value << 16;
  1089. break;
  1090. case 0x30a: /* SYS_DMA_LCD_TOP_F2_L */
  1091. s->src_f2_top &= 0xffff0000;
  1092. s->src_f2_top |= 0x0000ffff & value;
  1093. break;
  1094. case 0x30c: /* SYS_DMA_LCD_TOP_F2_U */
  1095. s->src_f2_top &= 0x0000ffff;
  1096. s->src_f2_top |= value << 16;
  1097. break;
  1098. case 0x30e: /* SYS_DMA_LCD_BOT_F2_L */
  1099. s->src_f2_bottom &= 0xffff0000;
  1100. s->src_f2_bottom |= 0x0000ffff & value;
  1101. break;
  1102. case 0x310: /* SYS_DMA_LCD_BOT_F2_U */
  1103. s->src_f2_bottom &= 0x0000ffff;
  1104. s->src_f2_bottom |= value << 16;
  1105. break;
  1106. default:
  1107. return 1;
  1108. }
  1109. return 0;
  1110. }
  1111. static int omap_dma_3_1_lcd_read(struct omap_dma_lcd_channel_s *s, int offset,
  1112. uint16_t *ret)
  1113. {
  1114. int i;
  1115. switch (offset) {
  1116. case 0x300: /* SYS_DMA_LCD_CTRL */
  1117. i = s->condition;
  1118. s->condition = 0;
  1119. qemu_irq_lower(s->irq);
  1120. *ret = ((s->src == imif) << 6) | (i << 3) |
  1121. (s->interrupts << 1) | s->dual;
  1122. break;
  1123. case 0x302: /* SYS_DMA_LCD_TOP_F1_L */
  1124. *ret = s->src_f1_top & 0xffff;
  1125. break;
  1126. case 0x304: /* SYS_DMA_LCD_TOP_F1_U */
  1127. *ret = s->src_f1_top >> 16;
  1128. break;
  1129. case 0x306: /* SYS_DMA_LCD_BOT_F1_L */
  1130. *ret = s->src_f1_bottom & 0xffff;
  1131. break;
  1132. case 0x308: /* SYS_DMA_LCD_BOT_F1_U */
  1133. *ret = s->src_f1_bottom >> 16;
  1134. break;
  1135. case 0x30a: /* SYS_DMA_LCD_TOP_F2_L */
  1136. *ret = s->src_f2_top & 0xffff;
  1137. break;
  1138. case 0x30c: /* SYS_DMA_LCD_TOP_F2_U */
  1139. *ret = s->src_f2_top >> 16;
  1140. break;
  1141. case 0x30e: /* SYS_DMA_LCD_BOT_F2_L */
  1142. *ret = s->src_f2_bottom & 0xffff;
  1143. break;
  1144. case 0x310: /* SYS_DMA_LCD_BOT_F2_U */
  1145. *ret = s->src_f2_bottom >> 16;
  1146. break;
  1147. default:
  1148. return 1;
  1149. }
  1150. return 0;
  1151. }
  1152. static int omap_dma_sys_write(struct omap_dma_s *s, int offset, uint16_t value)
  1153. {
  1154. switch (offset) {
  1155. case 0x400: /* SYS_DMA_GCR */
  1156. s->gcr = value;
  1157. break;
  1158. case 0x404: /* DMA_GSCR */
  1159. if (value & 0x8)
  1160. omap_dma_disable_3_1_mapping(s);
  1161. else
  1162. omap_dma_enable_3_1_mapping(s);
  1163. break;
  1164. case 0x408: /* DMA_GRST */
  1165. if (value & 0x1)
  1166. omap_dma_reset(s->dma);
  1167. break;
  1168. default:
  1169. return 1;
  1170. }
  1171. return 0;
  1172. }
  1173. static int omap_dma_sys_read(struct omap_dma_s *s, int offset,
  1174. uint16_t *ret)
  1175. {
  1176. switch (offset) {
  1177. case 0x400: /* SYS_DMA_GCR */
  1178. *ret = s->gcr;
  1179. break;
  1180. case 0x404: /* DMA_GSCR */
  1181. *ret = s->omap_3_1_mapping_disabled << 3;
  1182. break;
  1183. case 0x408: /* DMA_GRST */
  1184. *ret = 0;
  1185. break;
  1186. case 0x442: /* DMA_HW_ID */
  1187. case 0x444: /* DMA_PCh2_ID */
  1188. case 0x446: /* DMA_PCh0_ID */
  1189. case 0x448: /* DMA_PCh1_ID */
  1190. case 0x44a: /* DMA_PChG_ID */
  1191. case 0x44c: /* DMA_PChD_ID */
  1192. *ret = 1;
  1193. break;
  1194. case 0x44e: /* DMA_CAPS_0_U */
  1195. *ret = (s->caps[0] >> 16) & 0xffff;
  1196. break;
  1197. case 0x450: /* DMA_CAPS_0_L */
  1198. *ret = (s->caps[0] >> 0) & 0xffff;
  1199. break;
  1200. case 0x452: /* DMA_CAPS_1_U */
  1201. *ret = (s->caps[1] >> 16) & 0xffff;
  1202. break;
  1203. case 0x454: /* DMA_CAPS_1_L */
  1204. *ret = (s->caps[1] >> 0) & 0xffff;
  1205. break;
  1206. case 0x456: /* DMA_CAPS_2 */
  1207. *ret = s->caps[2];
  1208. break;
  1209. case 0x458: /* DMA_CAPS_3 */
  1210. *ret = s->caps[3];
  1211. break;
  1212. case 0x45a: /* DMA_CAPS_4 */
  1213. *ret = s->caps[4];
  1214. break;
  1215. case 0x460: /* DMA_PCh2_SR */
  1216. case 0x480: /* DMA_PCh0_SR */
  1217. case 0x482: /* DMA_PCh1_SR */
  1218. case 0x4c0: /* DMA_PChD_SR_0 */
  1219. printf("%s: Physical Channel Status Registers not implemented.\n",
  1220. __FUNCTION__);
  1221. *ret = 0xff;
  1222. break;
  1223. default:
  1224. return 1;
  1225. }
  1226. return 0;
  1227. }
  1228. static uint64_t omap_dma_read(void *opaque, hwaddr addr,
  1229. unsigned size)
  1230. {
  1231. struct omap_dma_s *s = (struct omap_dma_s *) opaque;
  1232. int reg, ch;
  1233. uint16_t ret;
  1234. if (size != 2) {
  1235. return omap_badwidth_read16(opaque, addr);
  1236. }
  1237. switch (addr) {
  1238. case 0x300 ... 0x3fe:
  1239. if (s->model <= omap_dma_3_1 || !s->omap_3_1_mapping_disabled) {
  1240. if (omap_dma_3_1_lcd_read(&s->lcd_ch, addr, &ret))
  1241. break;
  1242. return ret;
  1243. }
  1244. /* Fall through. */
  1245. case 0x000 ... 0x2fe:
  1246. reg = addr & 0x3f;
  1247. ch = (addr >> 6) & 0x0f;
  1248. if (omap_dma_ch_reg_read(s, &s->ch[ch], reg, &ret))
  1249. break;
  1250. return ret;
  1251. case 0x404 ... 0x4fe:
  1252. if (s->model <= omap_dma_3_1)
  1253. break;
  1254. /* Fall through. */
  1255. case 0x400:
  1256. if (omap_dma_sys_read(s, addr, &ret))
  1257. break;
  1258. return ret;
  1259. case 0xb00 ... 0xbfe:
  1260. if (s->model == omap_dma_3_2 && s->omap_3_1_mapping_disabled) {
  1261. if (omap_dma_3_2_lcd_read(&s->lcd_ch, addr, &ret))
  1262. break;
  1263. return ret;
  1264. }
  1265. break;
  1266. }
  1267. OMAP_BAD_REG(addr);
  1268. return 0;
  1269. }
  1270. static void omap_dma_write(void *opaque, hwaddr addr,
  1271. uint64_t value, unsigned size)
  1272. {
  1273. struct omap_dma_s *s = (struct omap_dma_s *) opaque;
  1274. int reg, ch;
  1275. if (size != 2) {
  1276. return omap_badwidth_write16(opaque, addr, value);
  1277. }
  1278. switch (addr) {
  1279. case 0x300 ... 0x3fe:
  1280. if (s->model <= omap_dma_3_1 || !s->omap_3_1_mapping_disabled) {
  1281. if (omap_dma_3_1_lcd_write(&s->lcd_ch, addr, value))
  1282. break;
  1283. return;
  1284. }
  1285. /* Fall through. */
  1286. case 0x000 ... 0x2fe:
  1287. reg = addr & 0x3f;
  1288. ch = (addr >> 6) & 0x0f;
  1289. if (omap_dma_ch_reg_write(s, &s->ch[ch], reg, value))
  1290. break;
  1291. return;
  1292. case 0x404 ... 0x4fe:
  1293. if (s->model <= omap_dma_3_1)
  1294. break;
  1295. case 0x400:
  1296. /* Fall through. */
  1297. if (omap_dma_sys_write(s, addr, value))
  1298. break;
  1299. return;
  1300. case 0xb00 ... 0xbfe:
  1301. if (s->model == omap_dma_3_2 && s->omap_3_1_mapping_disabled) {
  1302. if (omap_dma_3_2_lcd_write(&s->lcd_ch, addr, value))
  1303. break;
  1304. return;
  1305. }
  1306. break;
  1307. }
  1308. OMAP_BAD_REG(addr);
  1309. }
  1310. static const MemoryRegionOps omap_dma_ops = {
  1311. .read = omap_dma_read,
  1312. .write = omap_dma_write,
  1313. .endianness = DEVICE_NATIVE_ENDIAN,
  1314. };
  1315. static void omap_dma_request(void *opaque, int drq, int req)
  1316. {
  1317. struct omap_dma_s *s = (struct omap_dma_s *) opaque;
  1318. /* The request pins are level triggered in QEMU. */
  1319. if (req) {
  1320. if (~s->dma->drqbmp & (1 << drq)) {
  1321. s->dma->drqbmp |= 1 << drq;
  1322. omap_dma_process_request(s, drq);
  1323. }
  1324. } else
  1325. s->dma->drqbmp &= ~(1 << drq);
  1326. }
  1327. /* XXX: this won't be needed once soc_dma knows about clocks. */
  1328. static void omap_dma_clk_update(void *opaque, int line, int on)
  1329. {
  1330. struct omap_dma_s *s = (struct omap_dma_s *) opaque;
  1331. int i;
  1332. s->dma->freq = omap_clk_getrate(s->clk);
  1333. for (i = 0; i < s->chans; i ++)
  1334. if (s->ch[i].active)
  1335. soc_dma_set_request(s->ch[i].dma, on);
  1336. }
  1337. static void omap_dma_setcaps(struct omap_dma_s *s)
  1338. {
  1339. switch (s->model) {
  1340. default:
  1341. case omap_dma_3_1:
  1342. break;
  1343. case omap_dma_3_2:
  1344. case omap_dma_4:
  1345. /* XXX Only available for sDMA */
  1346. s->caps[0] =
  1347. (1 << 19) | /* Constant Fill Capability */
  1348. (1 << 18); /* Transparent BLT Capability */
  1349. s->caps[1] =
  1350. (1 << 1); /* 1-bit palettized capability (DMA 3.2 only) */
  1351. s->caps[2] =
  1352. (1 << 8) | /* SEPARATE_SRC_AND_DST_INDEX_CPBLTY */
  1353. (1 << 7) | /* DST_DOUBLE_INDEX_ADRS_CPBLTY */
  1354. (1 << 6) | /* DST_SINGLE_INDEX_ADRS_CPBLTY */
  1355. (1 << 5) | /* DST_POST_INCRMNT_ADRS_CPBLTY */
  1356. (1 << 4) | /* DST_CONST_ADRS_CPBLTY */
  1357. (1 << 3) | /* SRC_DOUBLE_INDEX_ADRS_CPBLTY */
  1358. (1 << 2) | /* SRC_SINGLE_INDEX_ADRS_CPBLTY */
  1359. (1 << 1) | /* SRC_POST_INCRMNT_ADRS_CPBLTY */
  1360. (1 << 0); /* SRC_CONST_ADRS_CPBLTY */
  1361. s->caps[3] =
  1362. (1 << 6) | /* BLOCK_SYNCHR_CPBLTY (DMA 4 only) */
  1363. (1 << 7) | /* PKT_SYNCHR_CPBLTY (DMA 4 only) */
  1364. (1 << 5) | /* CHANNEL_CHAINING_CPBLTY */
  1365. (1 << 4) | /* LCh_INTERLEAVE_CPBLTY */
  1366. (1 << 3) | /* AUTOINIT_REPEAT_CPBLTY (DMA 3.2 only) */
  1367. (1 << 2) | /* AUTOINIT_ENDPROG_CPBLTY (DMA 3.2 only) */
  1368. (1 << 1) | /* FRAME_SYNCHR_CPBLTY */
  1369. (1 << 0); /* ELMNT_SYNCHR_CPBLTY */
  1370. s->caps[4] =
  1371. (1 << 7) | /* PKT_INTERRUPT_CPBLTY (DMA 4 only) */
  1372. (1 << 6) | /* SYNC_STATUS_CPBLTY */
  1373. (1 << 5) | /* BLOCK_INTERRUPT_CPBLTY */
  1374. (1 << 4) | /* LAST_FRAME_INTERRUPT_CPBLTY */
  1375. (1 << 3) | /* FRAME_INTERRUPT_CPBLTY */
  1376. (1 << 2) | /* HALF_FRAME_INTERRUPT_CPBLTY */
  1377. (1 << 1) | /* EVENT_DROP_INTERRUPT_CPBLTY */
  1378. (1 << 0); /* TIMEOUT_INTERRUPT_CPBLTY (DMA 3.2 only) */
  1379. break;
  1380. }
  1381. }
  1382. struct soc_dma_s *omap_dma_init(hwaddr base, qemu_irq *irqs,
  1383. MemoryRegion *sysmem,
  1384. qemu_irq lcd_irq, struct omap_mpu_state_s *mpu, omap_clk clk,
  1385. enum omap_dma_model model)
  1386. {
  1387. int num_irqs, memsize, i;
  1388. struct omap_dma_s *s = (struct omap_dma_s *)
  1389. g_malloc0(sizeof(struct omap_dma_s));
  1390. if (model <= omap_dma_3_1) {
  1391. num_irqs = 6;
  1392. memsize = 0x800;
  1393. } else {
  1394. num_irqs = 16;
  1395. memsize = 0xc00;
  1396. }
  1397. s->model = model;
  1398. s->mpu = mpu;
  1399. s->clk = clk;
  1400. s->lcd_ch.irq = lcd_irq;
  1401. s->lcd_ch.mpu = mpu;
  1402. s->dma = soc_dma_init((model <= omap_dma_3_1) ? 9 : 16);
  1403. s->dma->freq = omap_clk_getrate(clk);
  1404. s->dma->transfer_fn = omap_dma_transfer_generic;
  1405. s->dma->setup_fn = omap_dma_transfer_setup;
  1406. s->dma->drq = qemu_allocate_irqs(omap_dma_request, s, 32);
  1407. s->dma->opaque = s;
  1408. while (num_irqs --)
  1409. s->ch[num_irqs].irq = irqs[num_irqs];
  1410. for (i = 0; i < 3; i ++) {
  1411. s->ch[i].sibling = &s->ch[i + 6];
  1412. s->ch[i + 6].sibling = &s->ch[i];
  1413. }
  1414. for (i = (model <= omap_dma_3_1) ? 8 : 15; i >= 0; i --) {
  1415. s->ch[i].dma = &s->dma->ch[i];
  1416. s->dma->ch[i].opaque = &s->ch[i];
  1417. }
  1418. omap_dma_setcaps(s);
  1419. omap_clk_adduser(s->clk, qemu_allocate_irqs(omap_dma_clk_update, s, 1)[0]);
  1420. omap_dma_reset(s->dma);
  1421. omap_dma_clk_update(s, 0, 1);
  1422. memory_region_init_io(&s->iomem, &omap_dma_ops, s, "omap.dma", memsize);
  1423. memory_region_add_subregion(sysmem, base, &s->iomem);
  1424. mpu->drq = s->dma->drq;
  1425. return s->dma;
  1426. }
  1427. static void omap_dma_interrupts_4_update(struct omap_dma_s *s)
  1428. {
  1429. struct omap_dma_channel_s *ch = s->ch;
  1430. uint32_t bmp, bit;
  1431. for (bmp = 0, bit = 1; bit; ch ++, bit <<= 1)
  1432. if (ch->status) {
  1433. bmp |= bit;
  1434. ch->cstatus |= ch->status;
  1435. ch->status = 0;
  1436. }
  1437. if ((s->irqstat[0] |= s->irqen[0] & bmp))
  1438. qemu_irq_raise(s->irq[0]);
  1439. if ((s->irqstat[1] |= s->irqen[1] & bmp))
  1440. qemu_irq_raise(s->irq[1]);
  1441. if ((s->irqstat[2] |= s->irqen[2] & bmp))
  1442. qemu_irq_raise(s->irq[2]);
  1443. if ((s->irqstat[3] |= s->irqen[3] & bmp))
  1444. qemu_irq_raise(s->irq[3]);
  1445. }
  1446. static uint64_t omap_dma4_read(void *opaque, hwaddr addr,
  1447. unsigned size)
  1448. {
  1449. struct omap_dma_s *s = (struct omap_dma_s *) opaque;
  1450. int irqn = 0, chnum;
  1451. struct omap_dma_channel_s *ch;
  1452. if (size == 1) {
  1453. return omap_badwidth_read16(opaque, addr);
  1454. }
  1455. switch (addr) {
  1456. case 0x00: /* DMA4_REVISION */
  1457. return 0x40;
  1458. case 0x14: /* DMA4_IRQSTATUS_L3 */
  1459. irqn ++;
  1460. /* fall through */
  1461. case 0x10: /* DMA4_IRQSTATUS_L2 */
  1462. irqn ++;
  1463. /* fall through */
  1464. case 0x0c: /* DMA4_IRQSTATUS_L1 */
  1465. irqn ++;
  1466. /* fall through */
  1467. case 0x08: /* DMA4_IRQSTATUS_L0 */
  1468. return s->irqstat[irqn];
  1469. case 0x24: /* DMA4_IRQENABLE_L3 */
  1470. irqn ++;
  1471. /* fall through */
  1472. case 0x20: /* DMA4_IRQENABLE_L2 */
  1473. irqn ++;
  1474. /* fall through */
  1475. case 0x1c: /* DMA4_IRQENABLE_L1 */
  1476. irqn ++;
  1477. /* fall through */
  1478. case 0x18: /* DMA4_IRQENABLE_L0 */
  1479. return s->irqen[irqn];
  1480. case 0x28: /* DMA4_SYSSTATUS */
  1481. return 1; /* RESETDONE */
  1482. case 0x2c: /* DMA4_OCP_SYSCONFIG */
  1483. return s->ocp;
  1484. case 0x64: /* DMA4_CAPS_0 */
  1485. return s->caps[0];
  1486. case 0x6c: /* DMA4_CAPS_2 */
  1487. return s->caps[2];
  1488. case 0x70: /* DMA4_CAPS_3 */
  1489. return s->caps[3];
  1490. case 0x74: /* DMA4_CAPS_4 */
  1491. return s->caps[4];
  1492. case 0x78: /* DMA4_GCR */
  1493. return s->gcr;
  1494. case 0x80 ... 0xfff:
  1495. addr -= 0x80;
  1496. chnum = addr / 0x60;
  1497. ch = s->ch + chnum;
  1498. addr -= chnum * 0x60;
  1499. break;
  1500. default:
  1501. OMAP_BAD_REG(addr);
  1502. return 0;
  1503. }
  1504. /* Per-channel registers */
  1505. switch (addr) {
  1506. case 0x00: /* DMA4_CCR */
  1507. return (ch->buf_disable << 25) |
  1508. (ch->src_sync << 24) |
  1509. (ch->prefetch << 23) |
  1510. ((ch->sync & 0x60) << 14) |
  1511. (ch->bs << 18) |
  1512. (ch->transparent_copy << 17) |
  1513. (ch->constant_fill << 16) |
  1514. (ch->mode[1] << 14) |
  1515. (ch->mode[0] << 12) |
  1516. (0 << 10) | (0 << 9) |
  1517. (ch->suspend << 8) |
  1518. (ch->enable << 7) |
  1519. (ch->priority << 6) |
  1520. (ch->fs << 5) | (ch->sync & 0x1f);
  1521. case 0x04: /* DMA4_CLNK_CTRL */
  1522. return (ch->link_enabled << 15) | ch->link_next_ch;
  1523. case 0x08: /* DMA4_CICR */
  1524. return ch->interrupts;
  1525. case 0x0c: /* DMA4_CSR */
  1526. return ch->cstatus;
  1527. case 0x10: /* DMA4_CSDP */
  1528. return (ch->endian[0] << 21) |
  1529. (ch->endian_lock[0] << 20) |
  1530. (ch->endian[1] << 19) |
  1531. (ch->endian_lock[1] << 18) |
  1532. (ch->write_mode << 16) |
  1533. (ch->burst[1] << 14) |
  1534. (ch->pack[1] << 13) |
  1535. (ch->translate[1] << 9) |
  1536. (ch->burst[0] << 7) |
  1537. (ch->pack[0] << 6) |
  1538. (ch->translate[0] << 2) |
  1539. (ch->data_type >> 1);
  1540. case 0x14: /* DMA4_CEN */
  1541. return ch->elements;
  1542. case 0x18: /* DMA4_CFN */
  1543. return ch->frames;
  1544. case 0x1c: /* DMA4_CSSA */
  1545. return ch->addr[0];
  1546. case 0x20: /* DMA4_CDSA */
  1547. return ch->addr[1];
  1548. case 0x24: /* DMA4_CSEI */
  1549. return ch->element_index[0];
  1550. case 0x28: /* DMA4_CSFI */
  1551. return ch->frame_index[0];
  1552. case 0x2c: /* DMA4_CDEI */
  1553. return ch->element_index[1];
  1554. case 0x30: /* DMA4_CDFI */
  1555. return ch->frame_index[1];
  1556. case 0x34: /* DMA4_CSAC */
  1557. return ch->active_set.src & 0xffff;
  1558. case 0x38: /* DMA4_CDAC */
  1559. return ch->active_set.dest & 0xffff;
  1560. case 0x3c: /* DMA4_CCEN */
  1561. return ch->active_set.element;
  1562. case 0x40: /* DMA4_CCFN */
  1563. return ch->active_set.frame;
  1564. case 0x44: /* DMA4_COLOR */
  1565. /* XXX only in sDMA */
  1566. return ch->color;
  1567. default:
  1568. OMAP_BAD_REG(addr);
  1569. return 0;
  1570. }
  1571. }
  1572. static void omap_dma4_write(void *opaque, hwaddr addr,
  1573. uint64_t value, unsigned size)
  1574. {
  1575. struct omap_dma_s *s = (struct omap_dma_s *) opaque;
  1576. int chnum, irqn = 0;
  1577. struct omap_dma_channel_s *ch;
  1578. if (size == 1) {
  1579. return omap_badwidth_write16(opaque, addr, value);
  1580. }
  1581. switch (addr) {
  1582. case 0x14: /* DMA4_IRQSTATUS_L3 */
  1583. irqn ++;
  1584. /* fall through */
  1585. case 0x10: /* DMA4_IRQSTATUS_L2 */
  1586. irqn ++;
  1587. /* fall through */
  1588. case 0x0c: /* DMA4_IRQSTATUS_L1 */
  1589. irqn ++;
  1590. /* fall through */
  1591. case 0x08: /* DMA4_IRQSTATUS_L0 */
  1592. s->irqstat[irqn] &= ~value;
  1593. if (!s->irqstat[irqn])
  1594. qemu_irq_lower(s->irq[irqn]);
  1595. return;
  1596. case 0x24: /* DMA4_IRQENABLE_L3 */
  1597. irqn ++;
  1598. /* fall through */
  1599. case 0x20: /* DMA4_IRQENABLE_L2 */
  1600. irqn ++;
  1601. /* fall through */
  1602. case 0x1c: /* DMA4_IRQENABLE_L1 */
  1603. irqn ++;
  1604. /* fall through */
  1605. case 0x18: /* DMA4_IRQENABLE_L0 */
  1606. s->irqen[irqn] = value;
  1607. return;
  1608. case 0x2c: /* DMA4_OCP_SYSCONFIG */
  1609. if (value & 2) /* SOFTRESET */
  1610. omap_dma_reset(s->dma);
  1611. s->ocp = value & 0x3321;
  1612. if (((s->ocp >> 12) & 3) == 3) /* MIDLEMODE */
  1613. fprintf(stderr, "%s: invalid DMA power mode\n", __FUNCTION__);
  1614. return;
  1615. case 0x78: /* DMA4_GCR */
  1616. s->gcr = value & 0x00ff00ff;
  1617. if ((value & 0xff) == 0x00) /* MAX_CHANNEL_FIFO_DEPTH */
  1618. fprintf(stderr, "%s: wrong FIFO depth in GCR\n", __FUNCTION__);
  1619. return;
  1620. case 0x80 ... 0xfff:
  1621. addr -= 0x80;
  1622. chnum = addr / 0x60;
  1623. ch = s->ch + chnum;
  1624. addr -= chnum * 0x60;
  1625. break;
  1626. case 0x00: /* DMA4_REVISION */
  1627. case 0x28: /* DMA4_SYSSTATUS */
  1628. case 0x64: /* DMA4_CAPS_0 */
  1629. case 0x6c: /* DMA4_CAPS_2 */
  1630. case 0x70: /* DMA4_CAPS_3 */
  1631. case 0x74: /* DMA4_CAPS_4 */
  1632. OMAP_RO_REG(addr);
  1633. return;
  1634. default:
  1635. OMAP_BAD_REG(addr);
  1636. return;
  1637. }
  1638. /* Per-channel registers */
  1639. switch (addr) {
  1640. case 0x00: /* DMA4_CCR */
  1641. ch->buf_disable = (value >> 25) & 1;
  1642. ch->src_sync = (value >> 24) & 1; /* XXX For CamDMA must be 1 */
  1643. if (ch->buf_disable && !ch->src_sync)
  1644. fprintf(stderr, "%s: Buffering disable is not allowed in "
  1645. "destination synchronised mode\n", __FUNCTION__);
  1646. ch->prefetch = (value >> 23) & 1;
  1647. ch->bs = (value >> 18) & 1;
  1648. ch->transparent_copy = (value >> 17) & 1;
  1649. ch->constant_fill = (value >> 16) & 1;
  1650. ch->mode[1] = (omap_dma_addressing_t) ((value & 0xc000) >> 14);
  1651. ch->mode[0] = (omap_dma_addressing_t) ((value & 0x3000) >> 12);
  1652. ch->suspend = (value & 0x0100) >> 8;
  1653. ch->priority = (value & 0x0040) >> 6;
  1654. ch->fs = (value & 0x0020) >> 5;
  1655. if (ch->fs && ch->bs && ch->mode[0] && ch->mode[1])
  1656. fprintf(stderr, "%s: For a packet transfer at least one port "
  1657. "must be constant-addressed\n", __FUNCTION__);
  1658. ch->sync = (value & 0x001f) | ((value >> 14) & 0x0060);
  1659. /* XXX must be 0x01 for CamDMA */
  1660. if (value & 0x0080)
  1661. omap_dma_enable_channel(s, ch);
  1662. else
  1663. omap_dma_disable_channel(s, ch);
  1664. break;
  1665. case 0x04: /* DMA4_CLNK_CTRL */
  1666. ch->link_enabled = (value >> 15) & 0x1;
  1667. ch->link_next_ch = value & 0x1f;
  1668. break;
  1669. case 0x08: /* DMA4_CICR */
  1670. ch->interrupts = value & 0x09be;
  1671. break;
  1672. case 0x0c: /* DMA4_CSR */
  1673. ch->cstatus &= ~value;
  1674. break;
  1675. case 0x10: /* DMA4_CSDP */
  1676. ch->endian[0] =(value >> 21) & 1;
  1677. ch->endian_lock[0] =(value >> 20) & 1;
  1678. ch->endian[1] =(value >> 19) & 1;
  1679. ch->endian_lock[1] =(value >> 18) & 1;
  1680. if (ch->endian[0] != ch->endian[1])
  1681. fprintf(stderr, "%s: DMA endiannes conversion enable attempt\n",
  1682. __FUNCTION__);
  1683. ch->write_mode = (value >> 16) & 3;
  1684. ch->burst[1] = (value & 0xc000) >> 14;
  1685. ch->pack[1] = (value & 0x2000) >> 13;
  1686. ch->translate[1] = (value & 0x1e00) >> 9;
  1687. ch->burst[0] = (value & 0x0180) >> 7;
  1688. ch->pack[0] = (value & 0x0040) >> 6;
  1689. ch->translate[0] = (value & 0x003c) >> 2;
  1690. if (ch->translate[0] | ch->translate[1])
  1691. fprintf(stderr, "%s: bad MReqAddressTranslate sideband signal\n",
  1692. __FUNCTION__);
  1693. ch->data_type = 1 << (value & 3);
  1694. if ((value & 3) == 3)
  1695. printf("%s: bad data_type for DMA channel\n", __FUNCTION__);
  1696. break;
  1697. case 0x14: /* DMA4_CEN */
  1698. ch->set_update = 1;
  1699. ch->elements = value & 0xffffff;
  1700. break;
  1701. case 0x18: /* DMA4_CFN */
  1702. ch->frames = value & 0xffff;
  1703. ch->set_update = 1;
  1704. break;
  1705. case 0x1c: /* DMA4_CSSA */
  1706. ch->addr[0] = (hwaddr) (uint32_t) value;
  1707. ch->set_update = 1;
  1708. break;
  1709. case 0x20: /* DMA4_CDSA */
  1710. ch->addr[1] = (hwaddr) (uint32_t) value;
  1711. ch->set_update = 1;
  1712. break;
  1713. case 0x24: /* DMA4_CSEI */
  1714. ch->element_index[0] = (int16_t) value;
  1715. ch->set_update = 1;
  1716. break;
  1717. case 0x28: /* DMA4_CSFI */
  1718. ch->frame_index[0] = (int32_t) value;
  1719. ch->set_update = 1;
  1720. break;
  1721. case 0x2c: /* DMA4_CDEI */
  1722. ch->element_index[1] = (int16_t) value;
  1723. ch->set_update = 1;
  1724. break;
  1725. case 0x30: /* DMA4_CDFI */
  1726. ch->frame_index[1] = (int32_t) value;
  1727. ch->set_update = 1;
  1728. break;
  1729. case 0x44: /* DMA4_COLOR */
  1730. /* XXX only in sDMA */
  1731. ch->color = value;
  1732. break;
  1733. case 0x34: /* DMA4_CSAC */
  1734. case 0x38: /* DMA4_CDAC */
  1735. case 0x3c: /* DMA4_CCEN */
  1736. case 0x40: /* DMA4_CCFN */
  1737. OMAP_RO_REG(addr);
  1738. break;
  1739. default:
  1740. OMAP_BAD_REG(addr);
  1741. }
  1742. }
  1743. static const MemoryRegionOps omap_dma4_ops = {
  1744. .read = omap_dma4_read,
  1745. .write = omap_dma4_write,
  1746. .endianness = DEVICE_NATIVE_ENDIAN,
  1747. };
  1748. struct soc_dma_s *omap_dma4_init(hwaddr base, qemu_irq *irqs,
  1749. MemoryRegion *sysmem,
  1750. struct omap_mpu_state_s *mpu, int fifo,
  1751. int chans, omap_clk iclk, omap_clk fclk)
  1752. {
  1753. int i;
  1754. struct omap_dma_s *s = (struct omap_dma_s *)
  1755. g_malloc0(sizeof(struct omap_dma_s));
  1756. s->model = omap_dma_4;
  1757. s->chans = chans;
  1758. s->mpu = mpu;
  1759. s->clk = fclk;
  1760. s->dma = soc_dma_init(s->chans);
  1761. s->dma->freq = omap_clk_getrate(fclk);
  1762. s->dma->transfer_fn = omap_dma_transfer_generic;
  1763. s->dma->setup_fn = omap_dma_transfer_setup;
  1764. s->dma->drq = qemu_allocate_irqs(omap_dma_request, s, 64);
  1765. s->dma->opaque = s;
  1766. for (i = 0; i < s->chans; i ++) {
  1767. s->ch[i].dma = &s->dma->ch[i];
  1768. s->dma->ch[i].opaque = &s->ch[i];
  1769. }
  1770. memcpy(&s->irq, irqs, sizeof(s->irq));
  1771. s->intr_update = omap_dma_interrupts_4_update;
  1772. omap_dma_setcaps(s);
  1773. omap_clk_adduser(s->clk, qemu_allocate_irqs(omap_dma_clk_update, s, 1)[0]);
  1774. omap_dma_reset(s->dma);
  1775. omap_dma_clk_update(s, 0, !!s->dma->freq);
  1776. memory_region_init_io(&s->iomem, &omap_dma4_ops, s, "omap.dma4", 0x1000);
  1777. memory_region_add_subregion(sysmem, base, &s->iomem);
  1778. mpu->drq = s->dma->drq;
  1779. return s->dma;
  1780. }
  1781. struct omap_dma_lcd_channel_s *omap_dma_get_lcdch(struct soc_dma_s *dma)
  1782. {
  1783. struct omap_dma_s *s = dma->opaque;
  1784. return &s->lcd_ch;
  1785. }