2
0

omap2.c 86 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684
  1. /*
  2. * TI OMAP processors emulation.
  3. *
  4. * Copyright (C) 2007-2008 Nokia Corporation
  5. * Written by Andrzej Zaborowski <andrew@openedhand.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "sysemu/blockdev.h"
  21. #include "hw.h"
  22. #include "arm-misc.h"
  23. #include "omap.h"
  24. #include "sysemu/sysemu.h"
  25. #include "qemu/timer.h"
  26. #include "char/char.h"
  27. #include "flash.h"
  28. #include "soc_dma.h"
  29. #include "sysbus.h"
  30. #include "audio/audio.h"
  31. /* Enhanced Audio Controller (CODEC only) */
  32. struct omap_eac_s {
  33. qemu_irq irq;
  34. MemoryRegion iomem;
  35. uint16_t sysconfig;
  36. uint8_t config[4];
  37. uint8_t control;
  38. uint8_t address;
  39. uint16_t data;
  40. uint8_t vtol;
  41. uint8_t vtsl;
  42. uint16_t mixer;
  43. uint16_t gain[4];
  44. uint8_t att;
  45. uint16_t max[7];
  46. struct {
  47. qemu_irq txdrq;
  48. qemu_irq rxdrq;
  49. uint32_t (*txrx)(void *opaque, uint32_t, int);
  50. void *opaque;
  51. #define EAC_BUF_LEN 1024
  52. uint32_t rxbuf[EAC_BUF_LEN];
  53. int rxoff;
  54. int rxlen;
  55. int rxavail;
  56. uint32_t txbuf[EAC_BUF_LEN];
  57. int txlen;
  58. int txavail;
  59. int enable;
  60. int rate;
  61. uint16_t config[4];
  62. /* These need to be moved to the actual codec */
  63. QEMUSoundCard card;
  64. SWVoiceIn *in_voice;
  65. SWVoiceOut *out_voice;
  66. int hw_enable;
  67. } codec;
  68. struct {
  69. uint8_t control;
  70. uint16_t config;
  71. } modem, bt;
  72. };
  73. static inline void omap_eac_interrupt_update(struct omap_eac_s *s)
  74. {
  75. qemu_set_irq(s->irq, (s->codec.config[1] >> 14) & 1); /* AURDI */
  76. }
  77. static inline void omap_eac_in_dmarequest_update(struct omap_eac_s *s)
  78. {
  79. qemu_set_irq(s->codec.rxdrq, (s->codec.rxavail || s->codec.rxlen) &&
  80. ((s->codec.config[1] >> 12) & 1)); /* DMAREN */
  81. }
  82. static inline void omap_eac_out_dmarequest_update(struct omap_eac_s *s)
  83. {
  84. qemu_set_irq(s->codec.txdrq, s->codec.txlen < s->codec.txavail &&
  85. ((s->codec.config[1] >> 11) & 1)); /* DMAWEN */
  86. }
  87. static inline void omap_eac_in_refill(struct omap_eac_s *s)
  88. {
  89. int left = MIN(EAC_BUF_LEN - s->codec.rxlen, s->codec.rxavail) << 2;
  90. int start = ((s->codec.rxoff + s->codec.rxlen) & (EAC_BUF_LEN - 1)) << 2;
  91. int leftwrap = MIN(left, (EAC_BUF_LEN << 2) - start);
  92. int recv = 1;
  93. uint8_t *buf = (uint8_t *) s->codec.rxbuf + start;
  94. left -= leftwrap;
  95. start = 0;
  96. while (leftwrap && (recv = AUD_read(s->codec.in_voice, buf + start,
  97. leftwrap)) > 0) { /* Be defensive */
  98. start += recv;
  99. leftwrap -= recv;
  100. }
  101. if (recv <= 0)
  102. s->codec.rxavail = 0;
  103. else
  104. s->codec.rxavail -= start >> 2;
  105. s->codec.rxlen += start >> 2;
  106. if (recv > 0 && left > 0) {
  107. start = 0;
  108. while (left && (recv = AUD_read(s->codec.in_voice,
  109. (uint8_t *) s->codec.rxbuf + start,
  110. left)) > 0) { /* Be defensive */
  111. start += recv;
  112. left -= recv;
  113. }
  114. if (recv <= 0)
  115. s->codec.rxavail = 0;
  116. else
  117. s->codec.rxavail -= start >> 2;
  118. s->codec.rxlen += start >> 2;
  119. }
  120. }
  121. static inline void omap_eac_out_empty(struct omap_eac_s *s)
  122. {
  123. int left = s->codec.txlen << 2;
  124. int start = 0;
  125. int sent = 1;
  126. while (left && (sent = AUD_write(s->codec.out_voice,
  127. (uint8_t *) s->codec.txbuf + start,
  128. left)) > 0) { /* Be defensive */
  129. start += sent;
  130. left -= sent;
  131. }
  132. if (!sent) {
  133. s->codec.txavail = 0;
  134. omap_eac_out_dmarequest_update(s);
  135. }
  136. if (start)
  137. s->codec.txlen = 0;
  138. }
  139. static void omap_eac_in_cb(void *opaque, int avail_b)
  140. {
  141. struct omap_eac_s *s = (struct omap_eac_s *) opaque;
  142. s->codec.rxavail = avail_b >> 2;
  143. omap_eac_in_refill(s);
  144. /* TODO: possibly discard current buffer if overrun */
  145. omap_eac_in_dmarequest_update(s);
  146. }
  147. static void omap_eac_out_cb(void *opaque, int free_b)
  148. {
  149. struct omap_eac_s *s = (struct omap_eac_s *) opaque;
  150. s->codec.txavail = free_b >> 2;
  151. if (s->codec.txlen)
  152. omap_eac_out_empty(s);
  153. else
  154. omap_eac_out_dmarequest_update(s);
  155. }
  156. static void omap_eac_enable_update(struct omap_eac_s *s)
  157. {
  158. s->codec.enable = !(s->codec.config[1] & 1) && /* EACPWD */
  159. (s->codec.config[1] & 2) && /* AUDEN */
  160. s->codec.hw_enable;
  161. }
  162. static const int omap_eac_fsint[4] = {
  163. 8000,
  164. 11025,
  165. 22050,
  166. 44100,
  167. };
  168. static const int omap_eac_fsint2[8] = {
  169. 8000,
  170. 11025,
  171. 22050,
  172. 44100,
  173. 48000,
  174. 0, 0, 0,
  175. };
  176. static const int omap_eac_fsint3[16] = {
  177. 8000,
  178. 11025,
  179. 16000,
  180. 22050,
  181. 24000,
  182. 32000,
  183. 44100,
  184. 48000,
  185. 0, 0, 0, 0, 0, 0, 0, 0,
  186. };
  187. static void omap_eac_rate_update(struct omap_eac_s *s)
  188. {
  189. int fsint[3];
  190. fsint[2] = (s->codec.config[3] >> 9) & 0xf;
  191. fsint[1] = (s->codec.config[2] >> 0) & 0x7;
  192. fsint[0] = (s->codec.config[0] >> 6) & 0x3;
  193. if (fsint[2] < 0xf)
  194. s->codec.rate = omap_eac_fsint3[fsint[2]];
  195. else if (fsint[1] < 0x7)
  196. s->codec.rate = omap_eac_fsint2[fsint[1]];
  197. else
  198. s->codec.rate = omap_eac_fsint[fsint[0]];
  199. }
  200. static void omap_eac_volume_update(struct omap_eac_s *s)
  201. {
  202. /* TODO */
  203. }
  204. static void omap_eac_format_update(struct omap_eac_s *s)
  205. {
  206. struct audsettings fmt;
  207. /* The hardware buffers at most one sample */
  208. if (s->codec.rxlen)
  209. s->codec.rxlen = 1;
  210. if (s->codec.in_voice) {
  211. AUD_set_active_in(s->codec.in_voice, 0);
  212. AUD_close_in(&s->codec.card, s->codec.in_voice);
  213. s->codec.in_voice = NULL;
  214. }
  215. if (s->codec.out_voice) {
  216. omap_eac_out_empty(s);
  217. AUD_set_active_out(s->codec.out_voice, 0);
  218. AUD_close_out(&s->codec.card, s->codec.out_voice);
  219. s->codec.out_voice = NULL;
  220. s->codec.txavail = 0;
  221. }
  222. /* Discard what couldn't be written */
  223. s->codec.txlen = 0;
  224. omap_eac_enable_update(s);
  225. if (!s->codec.enable)
  226. return;
  227. omap_eac_rate_update(s);
  228. fmt.endianness = ((s->codec.config[0] >> 8) & 1); /* LI_BI */
  229. fmt.nchannels = ((s->codec.config[0] >> 10) & 1) ? 2 : 1; /* MN_ST */
  230. fmt.freq = s->codec.rate;
  231. /* TODO: signedness possibly depends on the CODEC hardware - or
  232. * does I2S specify it? */
  233. /* All register writes are 16 bits so we we store 16-bit samples
  234. * in the buffers regardless of AGCFR[B8_16] value. */
  235. fmt.fmt = AUD_FMT_U16;
  236. s->codec.in_voice = AUD_open_in(&s->codec.card, s->codec.in_voice,
  237. "eac.codec.in", s, omap_eac_in_cb, &fmt);
  238. s->codec.out_voice = AUD_open_out(&s->codec.card, s->codec.out_voice,
  239. "eac.codec.out", s, omap_eac_out_cb, &fmt);
  240. omap_eac_volume_update(s);
  241. AUD_set_active_in(s->codec.in_voice, 1);
  242. AUD_set_active_out(s->codec.out_voice, 1);
  243. }
  244. static void omap_eac_reset(struct omap_eac_s *s)
  245. {
  246. s->sysconfig = 0;
  247. s->config[0] = 0x0c;
  248. s->config[1] = 0x09;
  249. s->config[2] = 0xab;
  250. s->config[3] = 0x03;
  251. s->control = 0x00;
  252. s->address = 0x00;
  253. s->data = 0x0000;
  254. s->vtol = 0x00;
  255. s->vtsl = 0x00;
  256. s->mixer = 0x0000;
  257. s->gain[0] = 0xe7e7;
  258. s->gain[1] = 0x6767;
  259. s->gain[2] = 0x6767;
  260. s->gain[3] = 0x6767;
  261. s->att = 0xce;
  262. s->max[0] = 0;
  263. s->max[1] = 0;
  264. s->max[2] = 0;
  265. s->max[3] = 0;
  266. s->max[4] = 0;
  267. s->max[5] = 0;
  268. s->max[6] = 0;
  269. s->modem.control = 0x00;
  270. s->modem.config = 0x0000;
  271. s->bt.control = 0x00;
  272. s->bt.config = 0x0000;
  273. s->codec.config[0] = 0x0649;
  274. s->codec.config[1] = 0x0000;
  275. s->codec.config[2] = 0x0007;
  276. s->codec.config[3] = 0x1ffc;
  277. s->codec.rxoff = 0;
  278. s->codec.rxlen = 0;
  279. s->codec.txlen = 0;
  280. s->codec.rxavail = 0;
  281. s->codec.txavail = 0;
  282. omap_eac_format_update(s);
  283. omap_eac_interrupt_update(s);
  284. }
  285. static uint64_t omap_eac_read(void *opaque, hwaddr addr,
  286. unsigned size)
  287. {
  288. struct omap_eac_s *s = (struct omap_eac_s *) opaque;
  289. uint32_t ret;
  290. if (size != 2) {
  291. return omap_badwidth_read16(opaque, addr);
  292. }
  293. switch (addr) {
  294. case 0x000: /* CPCFR1 */
  295. return s->config[0];
  296. case 0x004: /* CPCFR2 */
  297. return s->config[1];
  298. case 0x008: /* CPCFR3 */
  299. return s->config[2];
  300. case 0x00c: /* CPCFR4 */
  301. return s->config[3];
  302. case 0x010: /* CPTCTL */
  303. return s->control | ((s->codec.rxavail + s->codec.rxlen > 0) << 7) |
  304. ((s->codec.txlen < s->codec.txavail) << 5);
  305. case 0x014: /* CPTTADR */
  306. return s->address;
  307. case 0x018: /* CPTDATL */
  308. return s->data & 0xff;
  309. case 0x01c: /* CPTDATH */
  310. return s->data >> 8;
  311. case 0x020: /* CPTVSLL */
  312. return s->vtol;
  313. case 0x024: /* CPTVSLH */
  314. return s->vtsl | (3 << 5); /* CRDY1 | CRDY2 */
  315. case 0x040: /* MPCTR */
  316. return s->modem.control;
  317. case 0x044: /* MPMCCFR */
  318. return s->modem.config;
  319. case 0x060: /* BPCTR */
  320. return s->bt.control;
  321. case 0x064: /* BPMCCFR */
  322. return s->bt.config;
  323. case 0x080: /* AMSCFR */
  324. return s->mixer;
  325. case 0x084: /* AMVCTR */
  326. return s->gain[0];
  327. case 0x088: /* AM1VCTR */
  328. return s->gain[1];
  329. case 0x08c: /* AM2VCTR */
  330. return s->gain[2];
  331. case 0x090: /* AM3VCTR */
  332. return s->gain[3];
  333. case 0x094: /* ASTCTR */
  334. return s->att;
  335. case 0x098: /* APD1LCR */
  336. return s->max[0];
  337. case 0x09c: /* APD1RCR */
  338. return s->max[1];
  339. case 0x0a0: /* APD2LCR */
  340. return s->max[2];
  341. case 0x0a4: /* APD2RCR */
  342. return s->max[3];
  343. case 0x0a8: /* APD3LCR */
  344. return s->max[4];
  345. case 0x0ac: /* APD3RCR */
  346. return s->max[5];
  347. case 0x0b0: /* APD4R */
  348. return s->max[6];
  349. case 0x0b4: /* ADWR */
  350. /* This should be write-only? Docs list it as read-only. */
  351. return 0x0000;
  352. case 0x0b8: /* ADRDR */
  353. if (likely(s->codec.rxlen > 1)) {
  354. ret = s->codec.rxbuf[s->codec.rxoff ++];
  355. s->codec.rxlen --;
  356. s->codec.rxoff &= EAC_BUF_LEN - 1;
  357. return ret;
  358. } else if (s->codec.rxlen) {
  359. ret = s->codec.rxbuf[s->codec.rxoff ++];
  360. s->codec.rxlen --;
  361. s->codec.rxoff &= EAC_BUF_LEN - 1;
  362. if (s->codec.rxavail)
  363. omap_eac_in_refill(s);
  364. omap_eac_in_dmarequest_update(s);
  365. return ret;
  366. }
  367. return 0x0000;
  368. case 0x0bc: /* AGCFR */
  369. return s->codec.config[0];
  370. case 0x0c0: /* AGCTR */
  371. return s->codec.config[1] | ((s->codec.config[1] & 2) << 14);
  372. case 0x0c4: /* AGCFR2 */
  373. return s->codec.config[2];
  374. case 0x0c8: /* AGCFR3 */
  375. return s->codec.config[3];
  376. case 0x0cc: /* MBPDMACTR */
  377. case 0x0d0: /* MPDDMARR */
  378. case 0x0d8: /* MPUDMARR */
  379. case 0x0e4: /* BPDDMARR */
  380. case 0x0ec: /* BPUDMARR */
  381. return 0x0000;
  382. case 0x100: /* VERSION_NUMBER */
  383. return 0x0010;
  384. case 0x104: /* SYSCONFIG */
  385. return s->sysconfig;
  386. case 0x108: /* SYSSTATUS */
  387. return 1 | 0xe; /* RESETDONE | stuff */
  388. }
  389. OMAP_BAD_REG(addr);
  390. return 0;
  391. }
  392. static void omap_eac_write(void *opaque, hwaddr addr,
  393. uint64_t value, unsigned size)
  394. {
  395. struct omap_eac_s *s = (struct omap_eac_s *) opaque;
  396. if (size != 2) {
  397. return omap_badwidth_write16(opaque, addr, value);
  398. }
  399. switch (addr) {
  400. case 0x098: /* APD1LCR */
  401. case 0x09c: /* APD1RCR */
  402. case 0x0a0: /* APD2LCR */
  403. case 0x0a4: /* APD2RCR */
  404. case 0x0a8: /* APD3LCR */
  405. case 0x0ac: /* APD3RCR */
  406. case 0x0b0: /* APD4R */
  407. case 0x0b8: /* ADRDR */
  408. case 0x0d0: /* MPDDMARR */
  409. case 0x0d8: /* MPUDMARR */
  410. case 0x0e4: /* BPDDMARR */
  411. case 0x0ec: /* BPUDMARR */
  412. case 0x100: /* VERSION_NUMBER */
  413. case 0x108: /* SYSSTATUS */
  414. OMAP_RO_REG(addr);
  415. return;
  416. case 0x000: /* CPCFR1 */
  417. s->config[0] = value & 0xff;
  418. omap_eac_format_update(s);
  419. break;
  420. case 0x004: /* CPCFR2 */
  421. s->config[1] = value & 0xff;
  422. omap_eac_format_update(s);
  423. break;
  424. case 0x008: /* CPCFR3 */
  425. s->config[2] = value & 0xff;
  426. omap_eac_format_update(s);
  427. break;
  428. case 0x00c: /* CPCFR4 */
  429. s->config[3] = value & 0xff;
  430. omap_eac_format_update(s);
  431. break;
  432. case 0x010: /* CPTCTL */
  433. /* Assuming TXF and TXE bits are read-only... */
  434. s->control = value & 0x5f;
  435. omap_eac_interrupt_update(s);
  436. break;
  437. case 0x014: /* CPTTADR */
  438. s->address = value & 0xff;
  439. break;
  440. case 0x018: /* CPTDATL */
  441. s->data &= 0xff00;
  442. s->data |= value & 0xff;
  443. break;
  444. case 0x01c: /* CPTDATH */
  445. s->data &= 0x00ff;
  446. s->data |= value << 8;
  447. break;
  448. case 0x020: /* CPTVSLL */
  449. s->vtol = value & 0xf8;
  450. break;
  451. case 0x024: /* CPTVSLH */
  452. s->vtsl = value & 0x9f;
  453. break;
  454. case 0x040: /* MPCTR */
  455. s->modem.control = value & 0x8f;
  456. break;
  457. case 0x044: /* MPMCCFR */
  458. s->modem.config = value & 0x7fff;
  459. break;
  460. case 0x060: /* BPCTR */
  461. s->bt.control = value & 0x8f;
  462. break;
  463. case 0x064: /* BPMCCFR */
  464. s->bt.config = value & 0x7fff;
  465. break;
  466. case 0x080: /* AMSCFR */
  467. s->mixer = value & 0x0fff;
  468. break;
  469. case 0x084: /* AMVCTR */
  470. s->gain[0] = value & 0xffff;
  471. break;
  472. case 0x088: /* AM1VCTR */
  473. s->gain[1] = value & 0xff7f;
  474. break;
  475. case 0x08c: /* AM2VCTR */
  476. s->gain[2] = value & 0xff7f;
  477. break;
  478. case 0x090: /* AM3VCTR */
  479. s->gain[3] = value & 0xff7f;
  480. break;
  481. case 0x094: /* ASTCTR */
  482. s->att = value & 0xff;
  483. break;
  484. case 0x0b4: /* ADWR */
  485. s->codec.txbuf[s->codec.txlen ++] = value;
  486. if (unlikely(s->codec.txlen == EAC_BUF_LEN ||
  487. s->codec.txlen == s->codec.txavail)) {
  488. if (s->codec.txavail)
  489. omap_eac_out_empty(s);
  490. /* Discard what couldn't be written */
  491. s->codec.txlen = 0;
  492. }
  493. break;
  494. case 0x0bc: /* AGCFR */
  495. s->codec.config[0] = value & 0x07ff;
  496. omap_eac_format_update(s);
  497. break;
  498. case 0x0c0: /* AGCTR */
  499. s->codec.config[1] = value & 0x780f;
  500. omap_eac_format_update(s);
  501. break;
  502. case 0x0c4: /* AGCFR2 */
  503. s->codec.config[2] = value & 0x003f;
  504. omap_eac_format_update(s);
  505. break;
  506. case 0x0c8: /* AGCFR3 */
  507. s->codec.config[3] = value & 0xffff;
  508. omap_eac_format_update(s);
  509. break;
  510. case 0x0cc: /* MBPDMACTR */
  511. case 0x0d4: /* MPDDMAWR */
  512. case 0x0e0: /* MPUDMAWR */
  513. case 0x0e8: /* BPDDMAWR */
  514. case 0x0f0: /* BPUDMAWR */
  515. break;
  516. case 0x104: /* SYSCONFIG */
  517. if (value & (1 << 1)) /* SOFTRESET */
  518. omap_eac_reset(s);
  519. s->sysconfig = value & 0x31d;
  520. break;
  521. default:
  522. OMAP_BAD_REG(addr);
  523. return;
  524. }
  525. }
  526. static const MemoryRegionOps omap_eac_ops = {
  527. .read = omap_eac_read,
  528. .write = omap_eac_write,
  529. .endianness = DEVICE_NATIVE_ENDIAN,
  530. };
  531. static struct omap_eac_s *omap_eac_init(struct omap_target_agent_s *ta,
  532. qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk)
  533. {
  534. struct omap_eac_s *s = (struct omap_eac_s *)
  535. g_malloc0(sizeof(struct omap_eac_s));
  536. s->irq = irq;
  537. s->codec.rxdrq = *drq ++;
  538. s->codec.txdrq = *drq;
  539. omap_eac_reset(s);
  540. AUD_register_card("OMAP EAC", &s->codec.card);
  541. memory_region_init_io(&s->iomem, &omap_eac_ops, s, "omap.eac",
  542. omap_l4_region_size(ta, 0));
  543. omap_l4_attach(ta, 0, &s->iomem);
  544. return s;
  545. }
  546. /* STI/XTI (emulation interface) console - reverse engineered only */
  547. struct omap_sti_s {
  548. qemu_irq irq;
  549. MemoryRegion iomem;
  550. MemoryRegion iomem_fifo;
  551. CharDriverState *chr;
  552. uint32_t sysconfig;
  553. uint32_t systest;
  554. uint32_t irqst;
  555. uint32_t irqen;
  556. uint32_t clkcontrol;
  557. uint32_t serial_config;
  558. };
  559. #define STI_TRACE_CONSOLE_CHANNEL 239
  560. #define STI_TRACE_CONTROL_CHANNEL 253
  561. static inline void omap_sti_interrupt_update(struct omap_sti_s *s)
  562. {
  563. qemu_set_irq(s->irq, s->irqst & s->irqen);
  564. }
  565. static void omap_sti_reset(struct omap_sti_s *s)
  566. {
  567. s->sysconfig = 0;
  568. s->irqst = 0;
  569. s->irqen = 0;
  570. s->clkcontrol = 0;
  571. s->serial_config = 0;
  572. omap_sti_interrupt_update(s);
  573. }
  574. static uint64_t omap_sti_read(void *opaque, hwaddr addr,
  575. unsigned size)
  576. {
  577. struct omap_sti_s *s = (struct omap_sti_s *) opaque;
  578. if (size != 4) {
  579. return omap_badwidth_read32(opaque, addr);
  580. }
  581. switch (addr) {
  582. case 0x00: /* STI_REVISION */
  583. return 0x10;
  584. case 0x10: /* STI_SYSCONFIG */
  585. return s->sysconfig;
  586. case 0x14: /* STI_SYSSTATUS / STI_RX_STATUS / XTI_SYSSTATUS */
  587. return 0x00;
  588. case 0x18: /* STI_IRQSTATUS */
  589. return s->irqst;
  590. case 0x1c: /* STI_IRQSETEN / STI_IRQCLREN */
  591. return s->irqen;
  592. case 0x24: /* STI_ER / STI_DR / XTI_TRACESELECT */
  593. case 0x28: /* STI_RX_DR / XTI_RXDATA */
  594. /* TODO */
  595. return 0;
  596. case 0x2c: /* STI_CLK_CTRL / XTI_SCLKCRTL */
  597. return s->clkcontrol;
  598. case 0x30: /* STI_SERIAL_CFG / XTI_SCONFIG */
  599. return s->serial_config;
  600. }
  601. OMAP_BAD_REG(addr);
  602. return 0;
  603. }
  604. static void omap_sti_write(void *opaque, hwaddr addr,
  605. uint64_t value, unsigned size)
  606. {
  607. struct omap_sti_s *s = (struct omap_sti_s *) opaque;
  608. if (size != 4) {
  609. return omap_badwidth_write32(opaque, addr, value);
  610. }
  611. switch (addr) {
  612. case 0x00: /* STI_REVISION */
  613. case 0x14: /* STI_SYSSTATUS / STI_RX_STATUS / XTI_SYSSTATUS */
  614. OMAP_RO_REG(addr);
  615. return;
  616. case 0x10: /* STI_SYSCONFIG */
  617. if (value & (1 << 1)) /* SOFTRESET */
  618. omap_sti_reset(s);
  619. s->sysconfig = value & 0xfe;
  620. break;
  621. case 0x18: /* STI_IRQSTATUS */
  622. s->irqst &= ~value;
  623. omap_sti_interrupt_update(s);
  624. break;
  625. case 0x1c: /* STI_IRQSETEN / STI_IRQCLREN */
  626. s->irqen = value & 0xffff;
  627. omap_sti_interrupt_update(s);
  628. break;
  629. case 0x2c: /* STI_CLK_CTRL / XTI_SCLKCRTL */
  630. s->clkcontrol = value & 0xff;
  631. break;
  632. case 0x30: /* STI_SERIAL_CFG / XTI_SCONFIG */
  633. s->serial_config = value & 0xff;
  634. break;
  635. case 0x24: /* STI_ER / STI_DR / XTI_TRACESELECT */
  636. case 0x28: /* STI_RX_DR / XTI_RXDATA */
  637. /* TODO */
  638. return;
  639. default:
  640. OMAP_BAD_REG(addr);
  641. return;
  642. }
  643. }
  644. static const MemoryRegionOps omap_sti_ops = {
  645. .read = omap_sti_read,
  646. .write = omap_sti_write,
  647. .endianness = DEVICE_NATIVE_ENDIAN,
  648. };
  649. static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr,
  650. unsigned size)
  651. {
  652. OMAP_BAD_REG(addr);
  653. return 0;
  654. }
  655. static void omap_sti_fifo_write(void *opaque, hwaddr addr,
  656. uint64_t value, unsigned size)
  657. {
  658. struct omap_sti_s *s = (struct omap_sti_s *) opaque;
  659. int ch = addr >> 6;
  660. uint8_t byte = value;
  661. if (size != 1) {
  662. return omap_badwidth_write8(opaque, addr, size);
  663. }
  664. if (ch == STI_TRACE_CONTROL_CHANNEL) {
  665. /* Flush channel <i>value</i>. */
  666. qemu_chr_fe_write(s->chr, (const uint8_t *) "\r", 1);
  667. } else if (ch == STI_TRACE_CONSOLE_CHANNEL || 1) {
  668. if (value == 0xc0 || value == 0xc3) {
  669. /* Open channel <i>ch</i>. */
  670. } else if (value == 0x00)
  671. qemu_chr_fe_write(s->chr, (const uint8_t *) "\n", 1);
  672. else
  673. qemu_chr_fe_write(s->chr, &byte, 1);
  674. }
  675. }
  676. static const MemoryRegionOps omap_sti_fifo_ops = {
  677. .read = omap_sti_fifo_read,
  678. .write = omap_sti_fifo_write,
  679. .endianness = DEVICE_NATIVE_ENDIAN,
  680. };
  681. static struct omap_sti_s *omap_sti_init(struct omap_target_agent_s *ta,
  682. MemoryRegion *sysmem,
  683. hwaddr channel_base, qemu_irq irq, omap_clk clk,
  684. CharDriverState *chr)
  685. {
  686. struct omap_sti_s *s = (struct omap_sti_s *)
  687. g_malloc0(sizeof(struct omap_sti_s));
  688. s->irq = irq;
  689. omap_sti_reset(s);
  690. s->chr = chr ?: qemu_chr_new("null", "null", NULL);
  691. memory_region_init_io(&s->iomem, &omap_sti_ops, s, "omap.sti",
  692. omap_l4_region_size(ta, 0));
  693. omap_l4_attach(ta, 0, &s->iomem);
  694. memory_region_init_io(&s->iomem_fifo, &omap_sti_fifo_ops, s,
  695. "omap.sti.fifo", 0x10000);
  696. memory_region_add_subregion(sysmem, channel_base, &s->iomem_fifo);
  697. return s;
  698. }
  699. /* L4 Interconnect */
  700. #define L4TA(n) (n)
  701. #define L4TAO(n) ((n) + 39)
  702. static const struct omap_l4_region_s omap_l4_region[125] = {
  703. [ 1] = { 0x40800, 0x800, 32 }, /* Initiator agent */
  704. [ 2] = { 0x41000, 0x1000, 32 }, /* Link agent */
  705. [ 0] = { 0x40000, 0x800, 32 }, /* Address and protection */
  706. [ 3] = { 0x00000, 0x1000, 32 | 16 | 8 }, /* System Control and Pinout */
  707. [ 4] = { 0x01000, 0x1000, 32 | 16 | 8 }, /* L4TAO1 */
  708. [ 5] = { 0x04000, 0x1000, 32 | 16 }, /* 32K Timer */
  709. [ 6] = { 0x05000, 0x1000, 32 | 16 | 8 }, /* L4TAO2 */
  710. [ 7] = { 0x08000, 0x800, 32 }, /* PRCM Region A */
  711. [ 8] = { 0x08800, 0x800, 32 }, /* PRCM Region B */
  712. [ 9] = { 0x09000, 0x1000, 32 | 16 | 8 }, /* L4TAO */
  713. [ 10] = { 0x12000, 0x1000, 32 | 16 | 8 }, /* Test (BCM) */
  714. [ 11] = { 0x13000, 0x1000, 32 | 16 | 8 }, /* L4TA1 */
  715. [ 12] = { 0x14000, 0x1000, 32 }, /* Test/emulation (TAP) */
  716. [ 13] = { 0x15000, 0x1000, 32 | 16 | 8 }, /* L4TA2 */
  717. [ 14] = { 0x18000, 0x1000, 32 | 16 | 8 }, /* GPIO1 */
  718. [ 16] = { 0x1a000, 0x1000, 32 | 16 | 8 }, /* GPIO2 */
  719. [ 18] = { 0x1c000, 0x1000, 32 | 16 | 8 }, /* GPIO3 */
  720. [ 19] = { 0x1e000, 0x1000, 32 | 16 | 8 }, /* GPIO4 */
  721. [ 15] = { 0x19000, 0x1000, 32 | 16 | 8 }, /* Quad GPIO TOP */
  722. [ 17] = { 0x1b000, 0x1000, 32 | 16 | 8 }, /* L4TA3 */
  723. [ 20] = { 0x20000, 0x1000, 32 | 16 | 8 }, /* WD Timer 1 (Secure) */
  724. [ 22] = { 0x22000, 0x1000, 32 | 16 | 8 }, /* WD Timer 2 (OMAP) */
  725. [ 21] = { 0x21000, 0x1000, 32 | 16 | 8 }, /* Dual WD timer TOP */
  726. [ 23] = { 0x23000, 0x1000, 32 | 16 | 8 }, /* L4TA4 */
  727. [ 24] = { 0x28000, 0x1000, 32 | 16 | 8 }, /* GP Timer 1 */
  728. [ 25] = { 0x29000, 0x1000, 32 | 16 | 8 }, /* L4TA7 */
  729. [ 26] = { 0x48000, 0x2000, 32 | 16 | 8 }, /* Emulation (ARM11ETB) */
  730. [ 27] = { 0x4a000, 0x1000, 32 | 16 | 8 }, /* L4TA9 */
  731. [ 28] = { 0x50000, 0x400, 32 | 16 | 8 }, /* Display top */
  732. [ 29] = { 0x50400, 0x400, 32 | 16 | 8 }, /* Display control */
  733. [ 30] = { 0x50800, 0x400, 32 | 16 | 8 }, /* Display RFBI */
  734. [ 31] = { 0x50c00, 0x400, 32 | 16 | 8 }, /* Display encoder */
  735. [ 32] = { 0x51000, 0x1000, 32 | 16 | 8 }, /* L4TA10 */
  736. [ 33] = { 0x52000, 0x400, 32 | 16 | 8 }, /* Camera top */
  737. [ 34] = { 0x52400, 0x400, 32 | 16 | 8 }, /* Camera core */
  738. [ 35] = { 0x52800, 0x400, 32 | 16 | 8 }, /* Camera DMA */
  739. [ 36] = { 0x52c00, 0x400, 32 | 16 | 8 }, /* Camera MMU */
  740. [ 37] = { 0x53000, 0x1000, 32 | 16 | 8 }, /* L4TA11 */
  741. [ 38] = { 0x56000, 0x1000, 32 | 16 | 8 }, /* sDMA */
  742. [ 39] = { 0x57000, 0x1000, 32 | 16 | 8 }, /* L4TA12 */
  743. [ 40] = { 0x58000, 0x1000, 32 | 16 | 8 }, /* SSI top */
  744. [ 41] = { 0x59000, 0x1000, 32 | 16 | 8 }, /* SSI GDD */
  745. [ 42] = { 0x5a000, 0x1000, 32 | 16 | 8 }, /* SSI Port1 */
  746. [ 43] = { 0x5b000, 0x1000, 32 | 16 | 8 }, /* SSI Port2 */
  747. [ 44] = { 0x5c000, 0x1000, 32 | 16 | 8 }, /* L4TA13 */
  748. [ 45] = { 0x5e000, 0x1000, 32 | 16 | 8 }, /* USB OTG */
  749. [ 46] = { 0x5f000, 0x1000, 32 | 16 | 8 }, /* L4TAO4 */
  750. [ 47] = { 0x60000, 0x1000, 32 | 16 | 8 }, /* Emulation (WIN_TRACER1SDRC) */
  751. [ 48] = { 0x61000, 0x1000, 32 | 16 | 8 }, /* L4TA14 */
  752. [ 49] = { 0x62000, 0x1000, 32 | 16 | 8 }, /* Emulation (WIN_TRACER2GPMC) */
  753. [ 50] = { 0x63000, 0x1000, 32 | 16 | 8 }, /* L4TA15 */
  754. [ 51] = { 0x64000, 0x1000, 32 | 16 | 8 }, /* Emulation (WIN_TRACER3OCM) */
  755. [ 52] = { 0x65000, 0x1000, 32 | 16 | 8 }, /* L4TA16 */
  756. [ 53] = { 0x66000, 0x300, 32 | 16 | 8 }, /* Emulation (WIN_TRACER4L4) */
  757. [ 54] = { 0x67000, 0x1000, 32 | 16 | 8 }, /* L4TA17 */
  758. [ 55] = { 0x68000, 0x1000, 32 | 16 | 8 }, /* Emulation (XTI) */
  759. [ 56] = { 0x69000, 0x1000, 32 | 16 | 8 }, /* L4TA18 */
  760. [ 57] = { 0x6a000, 0x1000, 16 | 8 }, /* UART1 */
  761. [ 58] = { 0x6b000, 0x1000, 32 | 16 | 8 }, /* L4TA19 */
  762. [ 59] = { 0x6c000, 0x1000, 16 | 8 }, /* UART2 */
  763. [ 60] = { 0x6d000, 0x1000, 32 | 16 | 8 }, /* L4TA20 */
  764. [ 61] = { 0x6e000, 0x1000, 16 | 8 }, /* UART3 */
  765. [ 62] = { 0x6f000, 0x1000, 32 | 16 | 8 }, /* L4TA21 */
  766. [ 63] = { 0x70000, 0x1000, 16 }, /* I2C1 */
  767. [ 64] = { 0x71000, 0x1000, 32 | 16 | 8 }, /* L4TAO5 */
  768. [ 65] = { 0x72000, 0x1000, 16 }, /* I2C2 */
  769. [ 66] = { 0x73000, 0x1000, 32 | 16 | 8 }, /* L4TAO6 */
  770. [ 67] = { 0x74000, 0x1000, 16 }, /* McBSP1 */
  771. [ 68] = { 0x75000, 0x1000, 32 | 16 | 8 }, /* L4TAO7 */
  772. [ 69] = { 0x76000, 0x1000, 16 }, /* McBSP2 */
  773. [ 70] = { 0x77000, 0x1000, 32 | 16 | 8 }, /* L4TAO8 */
  774. [ 71] = { 0x24000, 0x1000, 32 | 16 | 8 }, /* WD Timer 3 (DSP) */
  775. [ 72] = { 0x25000, 0x1000, 32 | 16 | 8 }, /* L4TA5 */
  776. [ 73] = { 0x26000, 0x1000, 32 | 16 | 8 }, /* WD Timer 4 (IVA) */
  777. [ 74] = { 0x27000, 0x1000, 32 | 16 | 8 }, /* L4TA6 */
  778. [ 75] = { 0x2a000, 0x1000, 32 | 16 | 8 }, /* GP Timer 2 */
  779. [ 76] = { 0x2b000, 0x1000, 32 | 16 | 8 }, /* L4TA8 */
  780. [ 77] = { 0x78000, 0x1000, 32 | 16 | 8 }, /* GP Timer 3 */
  781. [ 78] = { 0x79000, 0x1000, 32 | 16 | 8 }, /* L4TA22 */
  782. [ 79] = { 0x7a000, 0x1000, 32 | 16 | 8 }, /* GP Timer 4 */
  783. [ 80] = { 0x7b000, 0x1000, 32 | 16 | 8 }, /* L4TA23 */
  784. [ 81] = { 0x7c000, 0x1000, 32 | 16 | 8 }, /* GP Timer 5 */
  785. [ 82] = { 0x7d000, 0x1000, 32 | 16 | 8 }, /* L4TA24 */
  786. [ 83] = { 0x7e000, 0x1000, 32 | 16 | 8 }, /* GP Timer 6 */
  787. [ 84] = { 0x7f000, 0x1000, 32 | 16 | 8 }, /* L4TA25 */
  788. [ 85] = { 0x80000, 0x1000, 32 | 16 | 8 }, /* GP Timer 7 */
  789. [ 86] = { 0x81000, 0x1000, 32 | 16 | 8 }, /* L4TA26 */
  790. [ 87] = { 0x82000, 0x1000, 32 | 16 | 8 }, /* GP Timer 8 */
  791. [ 88] = { 0x83000, 0x1000, 32 | 16 | 8 }, /* L4TA27 */
  792. [ 89] = { 0x84000, 0x1000, 32 | 16 | 8 }, /* GP Timer 9 */
  793. [ 90] = { 0x85000, 0x1000, 32 | 16 | 8 }, /* L4TA28 */
  794. [ 91] = { 0x86000, 0x1000, 32 | 16 | 8 }, /* GP Timer 10 */
  795. [ 92] = { 0x87000, 0x1000, 32 | 16 | 8 }, /* L4TA29 */
  796. [ 93] = { 0x88000, 0x1000, 32 | 16 | 8 }, /* GP Timer 11 */
  797. [ 94] = { 0x89000, 0x1000, 32 | 16 | 8 }, /* L4TA30 */
  798. [ 95] = { 0x8a000, 0x1000, 32 | 16 | 8 }, /* GP Timer 12 */
  799. [ 96] = { 0x8b000, 0x1000, 32 | 16 | 8 }, /* L4TA31 */
  800. [ 97] = { 0x90000, 0x1000, 16 }, /* EAC */
  801. [ 98] = { 0x91000, 0x1000, 32 | 16 | 8 }, /* L4TA32 */
  802. [ 99] = { 0x92000, 0x1000, 16 }, /* FAC */
  803. [100] = { 0x93000, 0x1000, 32 | 16 | 8 }, /* L4TA33 */
  804. [101] = { 0x94000, 0x1000, 32 | 16 | 8 }, /* IPC (MAILBOX) */
  805. [102] = { 0x95000, 0x1000, 32 | 16 | 8 }, /* L4TA34 */
  806. [103] = { 0x98000, 0x1000, 32 | 16 | 8 }, /* SPI1 */
  807. [104] = { 0x99000, 0x1000, 32 | 16 | 8 }, /* L4TA35 */
  808. [105] = { 0x9a000, 0x1000, 32 | 16 | 8 }, /* SPI2 */
  809. [106] = { 0x9b000, 0x1000, 32 | 16 | 8 }, /* L4TA36 */
  810. [107] = { 0x9c000, 0x1000, 16 | 8 }, /* MMC SDIO */
  811. [108] = { 0x9d000, 0x1000, 32 | 16 | 8 }, /* L4TAO9 */
  812. [109] = { 0x9e000, 0x1000, 32 | 16 | 8 }, /* MS_PRO */
  813. [110] = { 0x9f000, 0x1000, 32 | 16 | 8 }, /* L4TAO10 */
  814. [111] = { 0xa0000, 0x1000, 32 }, /* RNG */
  815. [112] = { 0xa1000, 0x1000, 32 | 16 | 8 }, /* L4TAO11 */
  816. [113] = { 0xa2000, 0x1000, 32 }, /* DES3DES */
  817. [114] = { 0xa3000, 0x1000, 32 | 16 | 8 }, /* L4TAO12 */
  818. [115] = { 0xa4000, 0x1000, 32 }, /* SHA1MD5 */
  819. [116] = { 0xa5000, 0x1000, 32 | 16 | 8 }, /* L4TAO13 */
  820. [117] = { 0xa6000, 0x1000, 32 }, /* AES */
  821. [118] = { 0xa7000, 0x1000, 32 | 16 | 8 }, /* L4TA37 */
  822. [119] = { 0xa8000, 0x2000, 32 }, /* PKA */
  823. [120] = { 0xaa000, 0x1000, 32 | 16 | 8 }, /* L4TA38 */
  824. [121] = { 0xb0000, 0x1000, 32 }, /* MG */
  825. [122] = { 0xb1000, 0x1000, 32 | 16 | 8 },
  826. [123] = { 0xb2000, 0x1000, 32 }, /* HDQ/1-Wire */
  827. [124] = { 0xb3000, 0x1000, 32 | 16 | 8 }, /* L4TA39 */
  828. };
  829. static const struct omap_l4_agent_info_s omap_l4_agent_info[54] = {
  830. { 0, 0, 3, 2 }, /* L4IA initiatior agent */
  831. { L4TAO(1), 3, 2, 1 }, /* Control and pinout module */
  832. { L4TAO(2), 5, 2, 1 }, /* 32K timer */
  833. { L4TAO(3), 7, 3, 2 }, /* PRCM */
  834. { L4TA(1), 10, 2, 1 }, /* BCM */
  835. { L4TA(2), 12, 2, 1 }, /* Test JTAG */
  836. { L4TA(3), 14, 6, 3 }, /* Quad GPIO */
  837. { L4TA(4), 20, 4, 3 }, /* WD timer 1/2 */
  838. { L4TA(7), 24, 2, 1 }, /* GP timer 1 */
  839. { L4TA(9), 26, 2, 1 }, /* ATM11 ETB */
  840. { L4TA(10), 28, 5, 4 }, /* Display subsystem */
  841. { L4TA(11), 33, 5, 4 }, /* Camera subsystem */
  842. { L4TA(12), 38, 2, 1 }, /* sDMA */
  843. { L4TA(13), 40, 5, 4 }, /* SSI */
  844. { L4TAO(4), 45, 2, 1 }, /* USB */
  845. { L4TA(14), 47, 2, 1 }, /* Win Tracer1 */
  846. { L4TA(15), 49, 2, 1 }, /* Win Tracer2 */
  847. { L4TA(16), 51, 2, 1 }, /* Win Tracer3 */
  848. { L4TA(17), 53, 2, 1 }, /* Win Tracer4 */
  849. { L4TA(18), 55, 2, 1 }, /* XTI */
  850. { L4TA(19), 57, 2, 1 }, /* UART1 */
  851. { L4TA(20), 59, 2, 1 }, /* UART2 */
  852. { L4TA(21), 61, 2, 1 }, /* UART3 */
  853. { L4TAO(5), 63, 2, 1 }, /* I2C1 */
  854. { L4TAO(6), 65, 2, 1 }, /* I2C2 */
  855. { L4TAO(7), 67, 2, 1 }, /* McBSP1 */
  856. { L4TAO(8), 69, 2, 1 }, /* McBSP2 */
  857. { L4TA(5), 71, 2, 1 }, /* WD Timer 3 (DSP) */
  858. { L4TA(6), 73, 2, 1 }, /* WD Timer 4 (IVA) */
  859. { L4TA(8), 75, 2, 1 }, /* GP Timer 2 */
  860. { L4TA(22), 77, 2, 1 }, /* GP Timer 3 */
  861. { L4TA(23), 79, 2, 1 }, /* GP Timer 4 */
  862. { L4TA(24), 81, 2, 1 }, /* GP Timer 5 */
  863. { L4TA(25), 83, 2, 1 }, /* GP Timer 6 */
  864. { L4TA(26), 85, 2, 1 }, /* GP Timer 7 */
  865. { L4TA(27), 87, 2, 1 }, /* GP Timer 8 */
  866. { L4TA(28), 89, 2, 1 }, /* GP Timer 9 */
  867. { L4TA(29), 91, 2, 1 }, /* GP Timer 10 */
  868. { L4TA(30), 93, 2, 1 }, /* GP Timer 11 */
  869. { L4TA(31), 95, 2, 1 }, /* GP Timer 12 */
  870. { L4TA(32), 97, 2, 1 }, /* EAC */
  871. { L4TA(33), 99, 2, 1 }, /* FAC */
  872. { L4TA(34), 101, 2, 1 }, /* IPC */
  873. { L4TA(35), 103, 2, 1 }, /* SPI1 */
  874. { L4TA(36), 105, 2, 1 }, /* SPI2 */
  875. { L4TAO(9), 107, 2, 1 }, /* MMC SDIO */
  876. { L4TAO(10), 109, 2, 1 },
  877. { L4TAO(11), 111, 2, 1 }, /* RNG */
  878. { L4TAO(12), 113, 2, 1 }, /* DES3DES */
  879. { L4TAO(13), 115, 2, 1 }, /* SHA1MD5 */
  880. { L4TA(37), 117, 2, 1 }, /* AES */
  881. { L4TA(38), 119, 2, 1 }, /* PKA */
  882. { -1, 121, 2, 1 },
  883. { L4TA(39), 123, 2, 1 }, /* HDQ/1-Wire */
  884. };
  885. #define omap_l4ta(bus, cs) \
  886. omap_l4ta_get(bus, omap_l4_region, omap_l4_agent_info, L4TA(cs))
  887. #define omap_l4tao(bus, cs) \
  888. omap_l4ta_get(bus, omap_l4_region, omap_l4_agent_info, L4TAO(cs))
  889. /* Power, Reset, and Clock Management */
  890. struct omap_prcm_s {
  891. qemu_irq irq[3];
  892. struct omap_mpu_state_s *mpu;
  893. MemoryRegion iomem0;
  894. MemoryRegion iomem1;
  895. uint32_t irqst[3];
  896. uint32_t irqen[3];
  897. uint32_t sysconfig;
  898. uint32_t voltctrl;
  899. uint32_t scratch[20];
  900. uint32_t clksrc[1];
  901. uint32_t clkout[1];
  902. uint32_t clkemul[1];
  903. uint32_t clkpol[1];
  904. uint32_t clksel[8];
  905. uint32_t clken[12];
  906. uint32_t clkctrl[4];
  907. uint32_t clkidle[7];
  908. uint32_t setuptime[2];
  909. uint32_t wkup[3];
  910. uint32_t wken[3];
  911. uint32_t wkst[3];
  912. uint32_t rst[4];
  913. uint32_t rstctrl[1];
  914. uint32_t power[4];
  915. uint32_t rsttime_wkup;
  916. uint32_t ev;
  917. uint32_t evtime[2];
  918. int dpll_lock, apll_lock[2];
  919. };
  920. static void omap_prcm_int_update(struct omap_prcm_s *s, int dom)
  921. {
  922. qemu_set_irq(s->irq[dom], s->irqst[dom] & s->irqen[dom]);
  923. /* XXX or is the mask applied before PRCM_IRQSTATUS_* ? */
  924. }
  925. static uint64_t omap_prcm_read(void *opaque, hwaddr addr,
  926. unsigned size)
  927. {
  928. struct omap_prcm_s *s = (struct omap_prcm_s *) opaque;
  929. uint32_t ret;
  930. if (size != 4) {
  931. return omap_badwidth_read32(opaque, addr);
  932. }
  933. switch (addr) {
  934. case 0x000: /* PRCM_REVISION */
  935. return 0x10;
  936. case 0x010: /* PRCM_SYSCONFIG */
  937. return s->sysconfig;
  938. case 0x018: /* PRCM_IRQSTATUS_MPU */
  939. return s->irqst[0];
  940. case 0x01c: /* PRCM_IRQENABLE_MPU */
  941. return s->irqen[0];
  942. case 0x050: /* PRCM_VOLTCTRL */
  943. return s->voltctrl;
  944. case 0x054: /* PRCM_VOLTST */
  945. return s->voltctrl & 3;
  946. case 0x060: /* PRCM_CLKSRC_CTRL */
  947. return s->clksrc[0];
  948. case 0x070: /* PRCM_CLKOUT_CTRL */
  949. return s->clkout[0];
  950. case 0x078: /* PRCM_CLKEMUL_CTRL */
  951. return s->clkemul[0];
  952. case 0x080: /* PRCM_CLKCFG_CTRL */
  953. case 0x084: /* PRCM_CLKCFG_STATUS */
  954. return 0;
  955. case 0x090: /* PRCM_VOLTSETUP */
  956. return s->setuptime[0];
  957. case 0x094: /* PRCM_CLKSSETUP */
  958. return s->setuptime[1];
  959. case 0x098: /* PRCM_POLCTRL */
  960. return s->clkpol[0];
  961. case 0x0b0: /* GENERAL_PURPOSE1 */
  962. case 0x0b4: /* GENERAL_PURPOSE2 */
  963. case 0x0b8: /* GENERAL_PURPOSE3 */
  964. case 0x0bc: /* GENERAL_PURPOSE4 */
  965. case 0x0c0: /* GENERAL_PURPOSE5 */
  966. case 0x0c4: /* GENERAL_PURPOSE6 */
  967. case 0x0c8: /* GENERAL_PURPOSE7 */
  968. case 0x0cc: /* GENERAL_PURPOSE8 */
  969. case 0x0d0: /* GENERAL_PURPOSE9 */
  970. case 0x0d4: /* GENERAL_PURPOSE10 */
  971. case 0x0d8: /* GENERAL_PURPOSE11 */
  972. case 0x0dc: /* GENERAL_PURPOSE12 */
  973. case 0x0e0: /* GENERAL_PURPOSE13 */
  974. case 0x0e4: /* GENERAL_PURPOSE14 */
  975. case 0x0e8: /* GENERAL_PURPOSE15 */
  976. case 0x0ec: /* GENERAL_PURPOSE16 */
  977. case 0x0f0: /* GENERAL_PURPOSE17 */
  978. case 0x0f4: /* GENERAL_PURPOSE18 */
  979. case 0x0f8: /* GENERAL_PURPOSE19 */
  980. case 0x0fc: /* GENERAL_PURPOSE20 */
  981. return s->scratch[(addr - 0xb0) >> 2];
  982. case 0x140: /* CM_CLKSEL_MPU */
  983. return s->clksel[0];
  984. case 0x148: /* CM_CLKSTCTRL_MPU */
  985. return s->clkctrl[0];
  986. case 0x158: /* RM_RSTST_MPU */
  987. return s->rst[0];
  988. case 0x1c8: /* PM_WKDEP_MPU */
  989. return s->wkup[0];
  990. case 0x1d4: /* PM_EVGENCTRL_MPU */
  991. return s->ev;
  992. case 0x1d8: /* PM_EVEGENONTIM_MPU */
  993. return s->evtime[0];
  994. case 0x1dc: /* PM_EVEGENOFFTIM_MPU */
  995. return s->evtime[1];
  996. case 0x1e0: /* PM_PWSTCTRL_MPU */
  997. return s->power[0];
  998. case 0x1e4: /* PM_PWSTST_MPU */
  999. return 0;
  1000. case 0x200: /* CM_FCLKEN1_CORE */
  1001. return s->clken[0];
  1002. case 0x204: /* CM_FCLKEN2_CORE */
  1003. return s->clken[1];
  1004. case 0x210: /* CM_ICLKEN1_CORE */
  1005. return s->clken[2];
  1006. case 0x214: /* CM_ICLKEN2_CORE */
  1007. return s->clken[3];
  1008. case 0x21c: /* CM_ICLKEN4_CORE */
  1009. return s->clken[4];
  1010. case 0x220: /* CM_IDLEST1_CORE */
  1011. /* TODO: check the actual iclk status */
  1012. return 0x7ffffff9;
  1013. case 0x224: /* CM_IDLEST2_CORE */
  1014. /* TODO: check the actual iclk status */
  1015. return 0x00000007;
  1016. case 0x22c: /* CM_IDLEST4_CORE */
  1017. /* TODO: check the actual iclk status */
  1018. return 0x0000001f;
  1019. case 0x230: /* CM_AUTOIDLE1_CORE */
  1020. return s->clkidle[0];
  1021. case 0x234: /* CM_AUTOIDLE2_CORE */
  1022. return s->clkidle[1];
  1023. case 0x238: /* CM_AUTOIDLE3_CORE */
  1024. return s->clkidle[2];
  1025. case 0x23c: /* CM_AUTOIDLE4_CORE */
  1026. return s->clkidle[3];
  1027. case 0x240: /* CM_CLKSEL1_CORE */
  1028. return s->clksel[1];
  1029. case 0x244: /* CM_CLKSEL2_CORE */
  1030. return s->clksel[2];
  1031. case 0x248: /* CM_CLKSTCTRL_CORE */
  1032. return s->clkctrl[1];
  1033. case 0x2a0: /* PM_WKEN1_CORE */
  1034. return s->wken[0];
  1035. case 0x2a4: /* PM_WKEN2_CORE */
  1036. return s->wken[1];
  1037. case 0x2b0: /* PM_WKST1_CORE */
  1038. return s->wkst[0];
  1039. case 0x2b4: /* PM_WKST2_CORE */
  1040. return s->wkst[1];
  1041. case 0x2c8: /* PM_WKDEP_CORE */
  1042. return 0x1e;
  1043. case 0x2e0: /* PM_PWSTCTRL_CORE */
  1044. return s->power[1];
  1045. case 0x2e4: /* PM_PWSTST_CORE */
  1046. return 0x000030 | (s->power[1] & 0xfc00);
  1047. case 0x300: /* CM_FCLKEN_GFX */
  1048. return s->clken[5];
  1049. case 0x310: /* CM_ICLKEN_GFX */
  1050. return s->clken[6];
  1051. case 0x320: /* CM_IDLEST_GFX */
  1052. /* TODO: check the actual iclk status */
  1053. return 0x00000001;
  1054. case 0x340: /* CM_CLKSEL_GFX */
  1055. return s->clksel[3];
  1056. case 0x348: /* CM_CLKSTCTRL_GFX */
  1057. return s->clkctrl[2];
  1058. case 0x350: /* RM_RSTCTRL_GFX */
  1059. return s->rstctrl[0];
  1060. case 0x358: /* RM_RSTST_GFX */
  1061. return s->rst[1];
  1062. case 0x3c8: /* PM_WKDEP_GFX */
  1063. return s->wkup[1];
  1064. case 0x3e0: /* PM_PWSTCTRL_GFX */
  1065. return s->power[2];
  1066. case 0x3e4: /* PM_PWSTST_GFX */
  1067. return s->power[2] & 3;
  1068. case 0x400: /* CM_FCLKEN_WKUP */
  1069. return s->clken[7];
  1070. case 0x410: /* CM_ICLKEN_WKUP */
  1071. return s->clken[8];
  1072. case 0x420: /* CM_IDLEST_WKUP */
  1073. /* TODO: check the actual iclk status */
  1074. return 0x0000003f;
  1075. case 0x430: /* CM_AUTOIDLE_WKUP */
  1076. return s->clkidle[4];
  1077. case 0x440: /* CM_CLKSEL_WKUP */
  1078. return s->clksel[4];
  1079. case 0x450: /* RM_RSTCTRL_WKUP */
  1080. return 0;
  1081. case 0x454: /* RM_RSTTIME_WKUP */
  1082. return s->rsttime_wkup;
  1083. case 0x458: /* RM_RSTST_WKUP */
  1084. return s->rst[2];
  1085. case 0x4a0: /* PM_WKEN_WKUP */
  1086. return s->wken[2];
  1087. case 0x4b0: /* PM_WKST_WKUP */
  1088. return s->wkst[2];
  1089. case 0x500: /* CM_CLKEN_PLL */
  1090. return s->clken[9];
  1091. case 0x520: /* CM_IDLEST_CKGEN */
  1092. ret = 0x0000070 | (s->apll_lock[0] << 9) | (s->apll_lock[1] << 8);
  1093. if (!(s->clksel[6] & 3))
  1094. /* Core uses 32-kHz clock */
  1095. ret |= 3 << 0;
  1096. else if (!s->dpll_lock)
  1097. /* DPLL not locked, core uses ref_clk */
  1098. ret |= 1 << 0;
  1099. else
  1100. /* Core uses DPLL */
  1101. ret |= 2 << 0;
  1102. return ret;
  1103. case 0x530: /* CM_AUTOIDLE_PLL */
  1104. return s->clkidle[5];
  1105. case 0x540: /* CM_CLKSEL1_PLL */
  1106. return s->clksel[5];
  1107. case 0x544: /* CM_CLKSEL2_PLL */
  1108. return s->clksel[6];
  1109. case 0x800: /* CM_FCLKEN_DSP */
  1110. return s->clken[10];
  1111. case 0x810: /* CM_ICLKEN_DSP */
  1112. return s->clken[11];
  1113. case 0x820: /* CM_IDLEST_DSP */
  1114. /* TODO: check the actual iclk status */
  1115. return 0x00000103;
  1116. case 0x830: /* CM_AUTOIDLE_DSP */
  1117. return s->clkidle[6];
  1118. case 0x840: /* CM_CLKSEL_DSP */
  1119. return s->clksel[7];
  1120. case 0x848: /* CM_CLKSTCTRL_DSP */
  1121. return s->clkctrl[3];
  1122. case 0x850: /* RM_RSTCTRL_DSP */
  1123. return 0;
  1124. case 0x858: /* RM_RSTST_DSP */
  1125. return s->rst[3];
  1126. case 0x8c8: /* PM_WKDEP_DSP */
  1127. return s->wkup[2];
  1128. case 0x8e0: /* PM_PWSTCTRL_DSP */
  1129. return s->power[3];
  1130. case 0x8e4: /* PM_PWSTST_DSP */
  1131. return 0x008030 | (s->power[3] & 0x3003);
  1132. case 0x8f0: /* PRCM_IRQSTATUS_DSP */
  1133. return s->irqst[1];
  1134. case 0x8f4: /* PRCM_IRQENABLE_DSP */
  1135. return s->irqen[1];
  1136. case 0x8f8: /* PRCM_IRQSTATUS_IVA */
  1137. return s->irqst[2];
  1138. case 0x8fc: /* PRCM_IRQENABLE_IVA */
  1139. return s->irqen[2];
  1140. }
  1141. OMAP_BAD_REG(addr);
  1142. return 0;
  1143. }
  1144. static void omap_prcm_apll_update(struct omap_prcm_s *s)
  1145. {
  1146. int mode[2];
  1147. mode[0] = (s->clken[9] >> 6) & 3;
  1148. s->apll_lock[0] = (mode[0] == 3);
  1149. mode[1] = (s->clken[9] >> 2) & 3;
  1150. s->apll_lock[1] = (mode[1] == 3);
  1151. /* TODO: update clocks */
  1152. if (mode[0] == 1 || mode[0] == 2 || mode[1] == 1 || mode[1] == 2)
  1153. fprintf(stderr, "%s: bad EN_54M_PLL or bad EN_96M_PLL\n",
  1154. __FUNCTION__);
  1155. }
  1156. static void omap_prcm_dpll_update(struct omap_prcm_s *s)
  1157. {
  1158. omap_clk dpll = omap_findclk(s->mpu, "dpll");
  1159. omap_clk dpll_x2 = omap_findclk(s->mpu, "dpll");
  1160. omap_clk core = omap_findclk(s->mpu, "core_clk");
  1161. int mode = (s->clken[9] >> 0) & 3;
  1162. int mult, div;
  1163. mult = (s->clksel[5] >> 12) & 0x3ff;
  1164. div = (s->clksel[5] >> 8) & 0xf;
  1165. if (mult == 0 || mult == 1)
  1166. mode = 1; /* Bypass */
  1167. s->dpll_lock = 0;
  1168. switch (mode) {
  1169. case 0:
  1170. fprintf(stderr, "%s: bad EN_DPLL\n", __FUNCTION__);
  1171. break;
  1172. case 1: /* Low-power bypass mode (Default) */
  1173. case 2: /* Fast-relock bypass mode */
  1174. omap_clk_setrate(dpll, 1, 1);
  1175. omap_clk_setrate(dpll_x2, 1, 1);
  1176. break;
  1177. case 3: /* Lock mode */
  1178. s->dpll_lock = 1; /* After 20 FINT cycles (ref_clk / (div + 1)). */
  1179. omap_clk_setrate(dpll, div + 1, mult);
  1180. omap_clk_setrate(dpll_x2, div + 1, mult * 2);
  1181. break;
  1182. }
  1183. switch ((s->clksel[6] >> 0) & 3) {
  1184. case 0:
  1185. omap_clk_reparent(core, omap_findclk(s->mpu, "clk32-kHz"));
  1186. break;
  1187. case 1:
  1188. omap_clk_reparent(core, dpll);
  1189. break;
  1190. case 2:
  1191. /* Default */
  1192. omap_clk_reparent(core, dpll_x2);
  1193. break;
  1194. case 3:
  1195. fprintf(stderr, "%s: bad CORE_CLK_SRC\n", __FUNCTION__);
  1196. break;
  1197. }
  1198. }
  1199. static void omap_prcm_write(void *opaque, hwaddr addr,
  1200. uint64_t value, unsigned size)
  1201. {
  1202. struct omap_prcm_s *s = (struct omap_prcm_s *) opaque;
  1203. if (size != 4) {
  1204. return omap_badwidth_write32(opaque, addr, value);
  1205. }
  1206. switch (addr) {
  1207. case 0x000: /* PRCM_REVISION */
  1208. case 0x054: /* PRCM_VOLTST */
  1209. case 0x084: /* PRCM_CLKCFG_STATUS */
  1210. case 0x1e4: /* PM_PWSTST_MPU */
  1211. case 0x220: /* CM_IDLEST1_CORE */
  1212. case 0x224: /* CM_IDLEST2_CORE */
  1213. case 0x22c: /* CM_IDLEST4_CORE */
  1214. case 0x2c8: /* PM_WKDEP_CORE */
  1215. case 0x2e4: /* PM_PWSTST_CORE */
  1216. case 0x320: /* CM_IDLEST_GFX */
  1217. case 0x3e4: /* PM_PWSTST_GFX */
  1218. case 0x420: /* CM_IDLEST_WKUP */
  1219. case 0x520: /* CM_IDLEST_CKGEN */
  1220. case 0x820: /* CM_IDLEST_DSP */
  1221. case 0x8e4: /* PM_PWSTST_DSP */
  1222. OMAP_RO_REG(addr);
  1223. return;
  1224. case 0x010: /* PRCM_SYSCONFIG */
  1225. s->sysconfig = value & 1;
  1226. break;
  1227. case 0x018: /* PRCM_IRQSTATUS_MPU */
  1228. s->irqst[0] &= ~value;
  1229. omap_prcm_int_update(s, 0);
  1230. break;
  1231. case 0x01c: /* PRCM_IRQENABLE_MPU */
  1232. s->irqen[0] = value & 0x3f;
  1233. omap_prcm_int_update(s, 0);
  1234. break;
  1235. case 0x050: /* PRCM_VOLTCTRL */
  1236. s->voltctrl = value & 0xf1c3;
  1237. break;
  1238. case 0x060: /* PRCM_CLKSRC_CTRL */
  1239. s->clksrc[0] = value & 0xdb;
  1240. /* TODO update clocks */
  1241. break;
  1242. case 0x070: /* PRCM_CLKOUT_CTRL */
  1243. s->clkout[0] = value & 0xbbbb;
  1244. /* TODO update clocks */
  1245. break;
  1246. case 0x078: /* PRCM_CLKEMUL_CTRL */
  1247. s->clkemul[0] = value & 1;
  1248. /* TODO update clocks */
  1249. break;
  1250. case 0x080: /* PRCM_CLKCFG_CTRL */
  1251. break;
  1252. case 0x090: /* PRCM_VOLTSETUP */
  1253. s->setuptime[0] = value & 0xffff;
  1254. break;
  1255. case 0x094: /* PRCM_CLKSSETUP */
  1256. s->setuptime[1] = value & 0xffff;
  1257. break;
  1258. case 0x098: /* PRCM_POLCTRL */
  1259. s->clkpol[0] = value & 0x701;
  1260. break;
  1261. case 0x0b0: /* GENERAL_PURPOSE1 */
  1262. case 0x0b4: /* GENERAL_PURPOSE2 */
  1263. case 0x0b8: /* GENERAL_PURPOSE3 */
  1264. case 0x0bc: /* GENERAL_PURPOSE4 */
  1265. case 0x0c0: /* GENERAL_PURPOSE5 */
  1266. case 0x0c4: /* GENERAL_PURPOSE6 */
  1267. case 0x0c8: /* GENERAL_PURPOSE7 */
  1268. case 0x0cc: /* GENERAL_PURPOSE8 */
  1269. case 0x0d0: /* GENERAL_PURPOSE9 */
  1270. case 0x0d4: /* GENERAL_PURPOSE10 */
  1271. case 0x0d8: /* GENERAL_PURPOSE11 */
  1272. case 0x0dc: /* GENERAL_PURPOSE12 */
  1273. case 0x0e0: /* GENERAL_PURPOSE13 */
  1274. case 0x0e4: /* GENERAL_PURPOSE14 */
  1275. case 0x0e8: /* GENERAL_PURPOSE15 */
  1276. case 0x0ec: /* GENERAL_PURPOSE16 */
  1277. case 0x0f0: /* GENERAL_PURPOSE17 */
  1278. case 0x0f4: /* GENERAL_PURPOSE18 */
  1279. case 0x0f8: /* GENERAL_PURPOSE19 */
  1280. case 0x0fc: /* GENERAL_PURPOSE20 */
  1281. s->scratch[(addr - 0xb0) >> 2] = value;
  1282. break;
  1283. case 0x140: /* CM_CLKSEL_MPU */
  1284. s->clksel[0] = value & 0x1f;
  1285. /* TODO update clocks */
  1286. break;
  1287. case 0x148: /* CM_CLKSTCTRL_MPU */
  1288. s->clkctrl[0] = value & 0x1f;
  1289. break;
  1290. case 0x158: /* RM_RSTST_MPU */
  1291. s->rst[0] &= ~value;
  1292. break;
  1293. case 0x1c8: /* PM_WKDEP_MPU */
  1294. s->wkup[0] = value & 0x15;
  1295. break;
  1296. case 0x1d4: /* PM_EVGENCTRL_MPU */
  1297. s->ev = value & 0x1f;
  1298. break;
  1299. case 0x1d8: /* PM_EVEGENONTIM_MPU */
  1300. s->evtime[0] = value;
  1301. break;
  1302. case 0x1dc: /* PM_EVEGENOFFTIM_MPU */
  1303. s->evtime[1] = value;
  1304. break;
  1305. case 0x1e0: /* PM_PWSTCTRL_MPU */
  1306. s->power[0] = value & 0xc0f;
  1307. break;
  1308. case 0x200: /* CM_FCLKEN1_CORE */
  1309. s->clken[0] = value & 0xbfffffff;
  1310. /* TODO update clocks */
  1311. /* The EN_EAC bit only gets/puts func_96m_clk. */
  1312. break;
  1313. case 0x204: /* CM_FCLKEN2_CORE */
  1314. s->clken[1] = value & 0x00000007;
  1315. /* TODO update clocks */
  1316. break;
  1317. case 0x210: /* CM_ICLKEN1_CORE */
  1318. s->clken[2] = value & 0xfffffff9;
  1319. /* TODO update clocks */
  1320. /* The EN_EAC bit only gets/puts core_l4_iclk. */
  1321. break;
  1322. case 0x214: /* CM_ICLKEN2_CORE */
  1323. s->clken[3] = value & 0x00000007;
  1324. /* TODO update clocks */
  1325. break;
  1326. case 0x21c: /* CM_ICLKEN4_CORE */
  1327. s->clken[4] = value & 0x0000001f;
  1328. /* TODO update clocks */
  1329. break;
  1330. case 0x230: /* CM_AUTOIDLE1_CORE */
  1331. s->clkidle[0] = value & 0xfffffff9;
  1332. /* TODO update clocks */
  1333. break;
  1334. case 0x234: /* CM_AUTOIDLE2_CORE */
  1335. s->clkidle[1] = value & 0x00000007;
  1336. /* TODO update clocks */
  1337. break;
  1338. case 0x238: /* CM_AUTOIDLE3_CORE */
  1339. s->clkidle[2] = value & 0x00000007;
  1340. /* TODO update clocks */
  1341. break;
  1342. case 0x23c: /* CM_AUTOIDLE4_CORE */
  1343. s->clkidle[3] = value & 0x0000001f;
  1344. /* TODO update clocks */
  1345. break;
  1346. case 0x240: /* CM_CLKSEL1_CORE */
  1347. s->clksel[1] = value & 0x0fffbf7f;
  1348. /* TODO update clocks */
  1349. break;
  1350. case 0x244: /* CM_CLKSEL2_CORE */
  1351. s->clksel[2] = value & 0x00fffffc;
  1352. /* TODO update clocks */
  1353. break;
  1354. case 0x248: /* CM_CLKSTCTRL_CORE */
  1355. s->clkctrl[1] = value & 0x7;
  1356. break;
  1357. case 0x2a0: /* PM_WKEN1_CORE */
  1358. s->wken[0] = value & 0x04667ff8;
  1359. break;
  1360. case 0x2a4: /* PM_WKEN2_CORE */
  1361. s->wken[1] = value & 0x00000005;
  1362. break;
  1363. case 0x2b0: /* PM_WKST1_CORE */
  1364. s->wkst[0] &= ~value;
  1365. break;
  1366. case 0x2b4: /* PM_WKST2_CORE */
  1367. s->wkst[1] &= ~value;
  1368. break;
  1369. case 0x2e0: /* PM_PWSTCTRL_CORE */
  1370. s->power[1] = (value & 0x00fc3f) | (1 << 2);
  1371. break;
  1372. case 0x300: /* CM_FCLKEN_GFX */
  1373. s->clken[5] = value & 6;
  1374. /* TODO update clocks */
  1375. break;
  1376. case 0x310: /* CM_ICLKEN_GFX */
  1377. s->clken[6] = value & 1;
  1378. /* TODO update clocks */
  1379. break;
  1380. case 0x340: /* CM_CLKSEL_GFX */
  1381. s->clksel[3] = value & 7;
  1382. /* TODO update clocks */
  1383. break;
  1384. case 0x348: /* CM_CLKSTCTRL_GFX */
  1385. s->clkctrl[2] = value & 1;
  1386. break;
  1387. case 0x350: /* RM_RSTCTRL_GFX */
  1388. s->rstctrl[0] = value & 1;
  1389. /* TODO: reset */
  1390. break;
  1391. case 0x358: /* RM_RSTST_GFX */
  1392. s->rst[1] &= ~value;
  1393. break;
  1394. case 0x3c8: /* PM_WKDEP_GFX */
  1395. s->wkup[1] = value & 0x13;
  1396. break;
  1397. case 0x3e0: /* PM_PWSTCTRL_GFX */
  1398. s->power[2] = (value & 0x00c0f) | (3 << 2);
  1399. break;
  1400. case 0x400: /* CM_FCLKEN_WKUP */
  1401. s->clken[7] = value & 0xd;
  1402. /* TODO update clocks */
  1403. break;
  1404. case 0x410: /* CM_ICLKEN_WKUP */
  1405. s->clken[8] = value & 0x3f;
  1406. /* TODO update clocks */
  1407. break;
  1408. case 0x430: /* CM_AUTOIDLE_WKUP */
  1409. s->clkidle[4] = value & 0x0000003f;
  1410. /* TODO update clocks */
  1411. break;
  1412. case 0x440: /* CM_CLKSEL_WKUP */
  1413. s->clksel[4] = value & 3;
  1414. /* TODO update clocks */
  1415. break;
  1416. case 0x450: /* RM_RSTCTRL_WKUP */
  1417. /* TODO: reset */
  1418. if (value & 2)
  1419. qemu_system_reset_request();
  1420. break;
  1421. case 0x454: /* RM_RSTTIME_WKUP */
  1422. s->rsttime_wkup = value & 0x1fff;
  1423. break;
  1424. case 0x458: /* RM_RSTST_WKUP */
  1425. s->rst[2] &= ~value;
  1426. break;
  1427. case 0x4a0: /* PM_WKEN_WKUP */
  1428. s->wken[2] = value & 0x00000005;
  1429. break;
  1430. case 0x4b0: /* PM_WKST_WKUP */
  1431. s->wkst[2] &= ~value;
  1432. break;
  1433. case 0x500: /* CM_CLKEN_PLL */
  1434. if (value & 0xffffff30)
  1435. fprintf(stderr, "%s: write 0s in CM_CLKEN_PLL for "
  1436. "future compatibility\n", __FUNCTION__);
  1437. if ((s->clken[9] ^ value) & 0xcc) {
  1438. s->clken[9] &= ~0xcc;
  1439. s->clken[9] |= value & 0xcc;
  1440. omap_prcm_apll_update(s);
  1441. }
  1442. if ((s->clken[9] ^ value) & 3) {
  1443. s->clken[9] &= ~3;
  1444. s->clken[9] |= value & 3;
  1445. omap_prcm_dpll_update(s);
  1446. }
  1447. break;
  1448. case 0x530: /* CM_AUTOIDLE_PLL */
  1449. s->clkidle[5] = value & 0x000000cf;
  1450. /* TODO update clocks */
  1451. break;
  1452. case 0x540: /* CM_CLKSEL1_PLL */
  1453. if (value & 0xfc4000d7)
  1454. fprintf(stderr, "%s: write 0s in CM_CLKSEL1_PLL for "
  1455. "future compatibility\n", __FUNCTION__);
  1456. if ((s->clksel[5] ^ value) & 0x003fff00) {
  1457. s->clksel[5] = value & 0x03bfff28;
  1458. omap_prcm_dpll_update(s);
  1459. }
  1460. /* TODO update the other clocks */
  1461. s->clksel[5] = value & 0x03bfff28;
  1462. break;
  1463. case 0x544: /* CM_CLKSEL2_PLL */
  1464. if (value & ~3)
  1465. fprintf(stderr, "%s: write 0s in CM_CLKSEL2_PLL[31:2] for "
  1466. "future compatibility\n", __FUNCTION__);
  1467. if (s->clksel[6] != (value & 3)) {
  1468. s->clksel[6] = value & 3;
  1469. omap_prcm_dpll_update(s);
  1470. }
  1471. break;
  1472. case 0x800: /* CM_FCLKEN_DSP */
  1473. s->clken[10] = value & 0x501;
  1474. /* TODO update clocks */
  1475. break;
  1476. case 0x810: /* CM_ICLKEN_DSP */
  1477. s->clken[11] = value & 0x2;
  1478. /* TODO update clocks */
  1479. break;
  1480. case 0x830: /* CM_AUTOIDLE_DSP */
  1481. s->clkidle[6] = value & 0x2;
  1482. /* TODO update clocks */
  1483. break;
  1484. case 0x840: /* CM_CLKSEL_DSP */
  1485. s->clksel[7] = value & 0x3fff;
  1486. /* TODO update clocks */
  1487. break;
  1488. case 0x848: /* CM_CLKSTCTRL_DSP */
  1489. s->clkctrl[3] = value & 0x101;
  1490. break;
  1491. case 0x850: /* RM_RSTCTRL_DSP */
  1492. /* TODO: reset */
  1493. break;
  1494. case 0x858: /* RM_RSTST_DSP */
  1495. s->rst[3] &= ~value;
  1496. break;
  1497. case 0x8c8: /* PM_WKDEP_DSP */
  1498. s->wkup[2] = value & 0x13;
  1499. break;
  1500. case 0x8e0: /* PM_PWSTCTRL_DSP */
  1501. s->power[3] = (value & 0x03017) | (3 << 2);
  1502. break;
  1503. case 0x8f0: /* PRCM_IRQSTATUS_DSP */
  1504. s->irqst[1] &= ~value;
  1505. omap_prcm_int_update(s, 1);
  1506. break;
  1507. case 0x8f4: /* PRCM_IRQENABLE_DSP */
  1508. s->irqen[1] = value & 0x7;
  1509. omap_prcm_int_update(s, 1);
  1510. break;
  1511. case 0x8f8: /* PRCM_IRQSTATUS_IVA */
  1512. s->irqst[2] &= ~value;
  1513. omap_prcm_int_update(s, 2);
  1514. break;
  1515. case 0x8fc: /* PRCM_IRQENABLE_IVA */
  1516. s->irqen[2] = value & 0x7;
  1517. omap_prcm_int_update(s, 2);
  1518. break;
  1519. default:
  1520. OMAP_BAD_REG(addr);
  1521. return;
  1522. }
  1523. }
  1524. static const MemoryRegionOps omap_prcm_ops = {
  1525. .read = omap_prcm_read,
  1526. .write = omap_prcm_write,
  1527. .endianness = DEVICE_NATIVE_ENDIAN,
  1528. };
  1529. static void omap_prcm_reset(struct omap_prcm_s *s)
  1530. {
  1531. s->sysconfig = 0;
  1532. s->irqst[0] = 0;
  1533. s->irqst[1] = 0;
  1534. s->irqst[2] = 0;
  1535. s->irqen[0] = 0;
  1536. s->irqen[1] = 0;
  1537. s->irqen[2] = 0;
  1538. s->voltctrl = 0x1040;
  1539. s->ev = 0x14;
  1540. s->evtime[0] = 0;
  1541. s->evtime[1] = 0;
  1542. s->clkctrl[0] = 0;
  1543. s->clkctrl[1] = 0;
  1544. s->clkctrl[2] = 0;
  1545. s->clkctrl[3] = 0;
  1546. s->clken[1] = 7;
  1547. s->clken[3] = 7;
  1548. s->clken[4] = 0;
  1549. s->clken[5] = 0;
  1550. s->clken[6] = 0;
  1551. s->clken[7] = 0xc;
  1552. s->clken[8] = 0x3e;
  1553. s->clken[9] = 0x0d;
  1554. s->clken[10] = 0;
  1555. s->clken[11] = 0;
  1556. s->clkidle[0] = 0;
  1557. s->clkidle[2] = 7;
  1558. s->clkidle[3] = 0;
  1559. s->clkidle[4] = 0;
  1560. s->clkidle[5] = 0x0c;
  1561. s->clkidle[6] = 0;
  1562. s->clksel[0] = 0x01;
  1563. s->clksel[1] = 0x02100121;
  1564. s->clksel[2] = 0x00000000;
  1565. s->clksel[3] = 0x01;
  1566. s->clksel[4] = 0;
  1567. s->clksel[7] = 0x0121;
  1568. s->wkup[0] = 0x15;
  1569. s->wkup[1] = 0x13;
  1570. s->wkup[2] = 0x13;
  1571. s->wken[0] = 0x04667ff8;
  1572. s->wken[1] = 0x00000005;
  1573. s->wken[2] = 5;
  1574. s->wkst[0] = 0;
  1575. s->wkst[1] = 0;
  1576. s->wkst[2] = 0;
  1577. s->power[0] = 0x00c;
  1578. s->power[1] = 4;
  1579. s->power[2] = 0x0000c;
  1580. s->power[3] = 0x14;
  1581. s->rstctrl[0] = 1;
  1582. s->rst[3] = 1;
  1583. omap_prcm_apll_update(s);
  1584. omap_prcm_dpll_update(s);
  1585. }
  1586. static void omap_prcm_coldreset(struct omap_prcm_s *s)
  1587. {
  1588. s->setuptime[0] = 0;
  1589. s->setuptime[1] = 0;
  1590. memset(&s->scratch, 0, sizeof(s->scratch));
  1591. s->rst[0] = 0x01;
  1592. s->rst[1] = 0x00;
  1593. s->rst[2] = 0x01;
  1594. s->clken[0] = 0;
  1595. s->clken[2] = 0;
  1596. s->clkidle[1] = 0;
  1597. s->clksel[5] = 0;
  1598. s->clksel[6] = 2;
  1599. s->clksrc[0] = 0x43;
  1600. s->clkout[0] = 0x0303;
  1601. s->clkemul[0] = 0;
  1602. s->clkpol[0] = 0x100;
  1603. s->rsttime_wkup = 0x1002;
  1604. omap_prcm_reset(s);
  1605. }
  1606. static struct omap_prcm_s *omap_prcm_init(struct omap_target_agent_s *ta,
  1607. qemu_irq mpu_int, qemu_irq dsp_int, qemu_irq iva_int,
  1608. struct omap_mpu_state_s *mpu)
  1609. {
  1610. struct omap_prcm_s *s = (struct omap_prcm_s *)
  1611. g_malloc0(sizeof(struct omap_prcm_s));
  1612. s->irq[0] = mpu_int;
  1613. s->irq[1] = dsp_int;
  1614. s->irq[2] = iva_int;
  1615. s->mpu = mpu;
  1616. omap_prcm_coldreset(s);
  1617. memory_region_init_io(&s->iomem0, &omap_prcm_ops, s, "omap.pcrm0",
  1618. omap_l4_region_size(ta, 0));
  1619. memory_region_init_io(&s->iomem1, &omap_prcm_ops, s, "omap.pcrm1",
  1620. omap_l4_region_size(ta, 1));
  1621. omap_l4_attach(ta, 0, &s->iomem0);
  1622. omap_l4_attach(ta, 1, &s->iomem1);
  1623. return s;
  1624. }
  1625. /* System and Pinout control */
  1626. struct omap_sysctl_s {
  1627. struct omap_mpu_state_s *mpu;
  1628. MemoryRegion iomem;
  1629. uint32_t sysconfig;
  1630. uint32_t devconfig;
  1631. uint32_t psaconfig;
  1632. uint32_t padconf[0x45];
  1633. uint8_t obs;
  1634. uint32_t msuspendmux[5];
  1635. };
  1636. static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr)
  1637. {
  1638. struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
  1639. int pad_offset, byte_offset;
  1640. int value;
  1641. switch (addr) {
  1642. case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
  1643. pad_offset = (addr - 0x30) >> 2;
  1644. byte_offset = (addr - 0x30) & (4 - 1);
  1645. value = s->padconf[pad_offset];
  1646. value = (value >> (byte_offset * 8)) & 0xff;
  1647. return value;
  1648. default:
  1649. break;
  1650. }
  1651. OMAP_BAD_REG(addr);
  1652. return 0;
  1653. }
  1654. static uint32_t omap_sysctl_read(void *opaque, hwaddr addr)
  1655. {
  1656. struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
  1657. switch (addr) {
  1658. case 0x000: /* CONTROL_REVISION */
  1659. return 0x20;
  1660. case 0x010: /* CONTROL_SYSCONFIG */
  1661. return s->sysconfig;
  1662. case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
  1663. return s->padconf[(addr - 0x30) >> 2];
  1664. case 0x270: /* CONTROL_DEBOBS */
  1665. return s->obs;
  1666. case 0x274: /* CONTROL_DEVCONF */
  1667. return s->devconfig;
  1668. case 0x28c: /* CONTROL_EMU_SUPPORT */
  1669. return 0;
  1670. case 0x290: /* CONTROL_MSUSPENDMUX_0 */
  1671. return s->msuspendmux[0];
  1672. case 0x294: /* CONTROL_MSUSPENDMUX_1 */
  1673. return s->msuspendmux[1];
  1674. case 0x298: /* CONTROL_MSUSPENDMUX_2 */
  1675. return s->msuspendmux[2];
  1676. case 0x29c: /* CONTROL_MSUSPENDMUX_3 */
  1677. return s->msuspendmux[3];
  1678. case 0x2a0: /* CONTROL_MSUSPENDMUX_4 */
  1679. return s->msuspendmux[4];
  1680. case 0x2a4: /* CONTROL_MSUSPENDMUX_5 */
  1681. return 0;
  1682. case 0x2b8: /* CONTROL_PSA_CTRL */
  1683. return s->psaconfig;
  1684. case 0x2bc: /* CONTROL_PSA_CMD */
  1685. case 0x2c0: /* CONTROL_PSA_VALUE */
  1686. return 0;
  1687. case 0x2b0: /* CONTROL_SEC_CTRL */
  1688. return 0x800000f1;
  1689. case 0x2d0: /* CONTROL_SEC_EMU */
  1690. return 0x80000015;
  1691. case 0x2d4: /* CONTROL_SEC_TAP */
  1692. return 0x8000007f;
  1693. case 0x2b4: /* CONTROL_SEC_TEST */
  1694. case 0x2f0: /* CONTROL_SEC_STATUS */
  1695. case 0x2f4: /* CONTROL_SEC_ERR_STATUS */
  1696. /* Secure mode is not present on general-pusrpose device. Outside
  1697. * secure mode these values cannot be read or written. */
  1698. return 0;
  1699. case 0x2d8: /* CONTROL_OCM_RAM_PERM */
  1700. return 0xff;
  1701. case 0x2dc: /* CONTROL_OCM_PUB_RAM_ADD */
  1702. case 0x2e0: /* CONTROL_EXT_SEC_RAM_START_ADD */
  1703. case 0x2e4: /* CONTROL_EXT_SEC_RAM_STOP_ADD */
  1704. /* No secure mode so no Extended Secure RAM present. */
  1705. return 0;
  1706. case 0x2f8: /* CONTROL_STATUS */
  1707. /* Device Type => General-purpose */
  1708. return 0x0300;
  1709. case 0x2fc: /* CONTROL_GENERAL_PURPOSE_STATUS */
  1710. case 0x300: /* CONTROL_RPUB_KEY_H_0 */
  1711. case 0x304: /* CONTROL_RPUB_KEY_H_1 */
  1712. case 0x308: /* CONTROL_RPUB_KEY_H_2 */
  1713. case 0x30c: /* CONTROL_RPUB_KEY_H_3 */
  1714. return 0xdecafbad;
  1715. case 0x310: /* CONTROL_RAND_KEY_0 */
  1716. case 0x314: /* CONTROL_RAND_KEY_1 */
  1717. case 0x318: /* CONTROL_RAND_KEY_2 */
  1718. case 0x31c: /* CONTROL_RAND_KEY_3 */
  1719. case 0x320: /* CONTROL_CUST_KEY_0 */
  1720. case 0x324: /* CONTROL_CUST_KEY_1 */
  1721. case 0x330: /* CONTROL_TEST_KEY_0 */
  1722. case 0x334: /* CONTROL_TEST_KEY_1 */
  1723. case 0x338: /* CONTROL_TEST_KEY_2 */
  1724. case 0x33c: /* CONTROL_TEST_KEY_3 */
  1725. case 0x340: /* CONTROL_TEST_KEY_4 */
  1726. case 0x344: /* CONTROL_TEST_KEY_5 */
  1727. case 0x348: /* CONTROL_TEST_KEY_6 */
  1728. case 0x34c: /* CONTROL_TEST_KEY_7 */
  1729. case 0x350: /* CONTROL_TEST_KEY_8 */
  1730. case 0x354: /* CONTROL_TEST_KEY_9 */
  1731. /* Can only be accessed in secure mode and when C_FieldAccEnable
  1732. * bit is set in CONTROL_SEC_CTRL.
  1733. * TODO: otherwise an interconnect access error is generated. */
  1734. return 0;
  1735. }
  1736. OMAP_BAD_REG(addr);
  1737. return 0;
  1738. }
  1739. static void omap_sysctl_write8(void *opaque, hwaddr addr,
  1740. uint32_t value)
  1741. {
  1742. struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
  1743. int pad_offset, byte_offset;
  1744. int prev_value;
  1745. switch (addr) {
  1746. case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
  1747. pad_offset = (addr - 0x30) >> 2;
  1748. byte_offset = (addr - 0x30) & (4 - 1);
  1749. prev_value = s->padconf[pad_offset];
  1750. prev_value &= ~(0xff << (byte_offset * 8));
  1751. prev_value |= ((value & 0x1f1f1f1f) << (byte_offset * 8)) & 0x1f1f1f1f;
  1752. s->padconf[pad_offset] = prev_value;
  1753. break;
  1754. default:
  1755. OMAP_BAD_REG(addr);
  1756. break;
  1757. }
  1758. }
  1759. static void omap_sysctl_write(void *opaque, hwaddr addr,
  1760. uint32_t value)
  1761. {
  1762. struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
  1763. switch (addr) {
  1764. case 0x000: /* CONTROL_REVISION */
  1765. case 0x2a4: /* CONTROL_MSUSPENDMUX_5 */
  1766. case 0x2c0: /* CONTROL_PSA_VALUE */
  1767. case 0x2f8: /* CONTROL_STATUS */
  1768. case 0x2fc: /* CONTROL_GENERAL_PURPOSE_STATUS */
  1769. case 0x300: /* CONTROL_RPUB_KEY_H_0 */
  1770. case 0x304: /* CONTROL_RPUB_KEY_H_1 */
  1771. case 0x308: /* CONTROL_RPUB_KEY_H_2 */
  1772. case 0x30c: /* CONTROL_RPUB_KEY_H_3 */
  1773. case 0x310: /* CONTROL_RAND_KEY_0 */
  1774. case 0x314: /* CONTROL_RAND_KEY_1 */
  1775. case 0x318: /* CONTROL_RAND_KEY_2 */
  1776. case 0x31c: /* CONTROL_RAND_KEY_3 */
  1777. case 0x320: /* CONTROL_CUST_KEY_0 */
  1778. case 0x324: /* CONTROL_CUST_KEY_1 */
  1779. case 0x330: /* CONTROL_TEST_KEY_0 */
  1780. case 0x334: /* CONTROL_TEST_KEY_1 */
  1781. case 0x338: /* CONTROL_TEST_KEY_2 */
  1782. case 0x33c: /* CONTROL_TEST_KEY_3 */
  1783. case 0x340: /* CONTROL_TEST_KEY_4 */
  1784. case 0x344: /* CONTROL_TEST_KEY_5 */
  1785. case 0x348: /* CONTROL_TEST_KEY_6 */
  1786. case 0x34c: /* CONTROL_TEST_KEY_7 */
  1787. case 0x350: /* CONTROL_TEST_KEY_8 */
  1788. case 0x354: /* CONTROL_TEST_KEY_9 */
  1789. OMAP_RO_REG(addr);
  1790. return;
  1791. case 0x010: /* CONTROL_SYSCONFIG */
  1792. s->sysconfig = value & 0x1e;
  1793. break;
  1794. case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
  1795. /* XXX: should check constant bits */
  1796. s->padconf[(addr - 0x30) >> 2] = value & 0x1f1f1f1f;
  1797. break;
  1798. case 0x270: /* CONTROL_DEBOBS */
  1799. s->obs = value & 0xff;
  1800. break;
  1801. case 0x274: /* CONTROL_DEVCONF */
  1802. s->devconfig = value & 0xffffc7ff;
  1803. break;
  1804. case 0x28c: /* CONTROL_EMU_SUPPORT */
  1805. break;
  1806. case 0x290: /* CONTROL_MSUSPENDMUX_0 */
  1807. s->msuspendmux[0] = value & 0x3fffffff;
  1808. break;
  1809. case 0x294: /* CONTROL_MSUSPENDMUX_1 */
  1810. s->msuspendmux[1] = value & 0x3fffffff;
  1811. break;
  1812. case 0x298: /* CONTROL_MSUSPENDMUX_2 */
  1813. s->msuspendmux[2] = value & 0x3fffffff;
  1814. break;
  1815. case 0x29c: /* CONTROL_MSUSPENDMUX_3 */
  1816. s->msuspendmux[3] = value & 0x3fffffff;
  1817. break;
  1818. case 0x2a0: /* CONTROL_MSUSPENDMUX_4 */
  1819. s->msuspendmux[4] = value & 0x3fffffff;
  1820. break;
  1821. case 0x2b8: /* CONTROL_PSA_CTRL */
  1822. s->psaconfig = value & 0x1c;
  1823. s->psaconfig |= (value & 0x20) ? 2 : 1;
  1824. break;
  1825. case 0x2bc: /* CONTROL_PSA_CMD */
  1826. break;
  1827. case 0x2b0: /* CONTROL_SEC_CTRL */
  1828. case 0x2b4: /* CONTROL_SEC_TEST */
  1829. case 0x2d0: /* CONTROL_SEC_EMU */
  1830. case 0x2d4: /* CONTROL_SEC_TAP */
  1831. case 0x2d8: /* CONTROL_OCM_RAM_PERM */
  1832. case 0x2dc: /* CONTROL_OCM_PUB_RAM_ADD */
  1833. case 0x2e0: /* CONTROL_EXT_SEC_RAM_START_ADD */
  1834. case 0x2e4: /* CONTROL_EXT_SEC_RAM_STOP_ADD */
  1835. case 0x2f0: /* CONTROL_SEC_STATUS */
  1836. case 0x2f4: /* CONTROL_SEC_ERR_STATUS */
  1837. break;
  1838. default:
  1839. OMAP_BAD_REG(addr);
  1840. return;
  1841. }
  1842. }
  1843. static const MemoryRegionOps omap_sysctl_ops = {
  1844. .old_mmio = {
  1845. .read = {
  1846. omap_sysctl_read8,
  1847. omap_badwidth_read32, /* TODO */
  1848. omap_sysctl_read,
  1849. },
  1850. .write = {
  1851. omap_sysctl_write8,
  1852. omap_badwidth_write32, /* TODO */
  1853. omap_sysctl_write,
  1854. },
  1855. },
  1856. .endianness = DEVICE_NATIVE_ENDIAN,
  1857. };
  1858. static void omap_sysctl_reset(struct omap_sysctl_s *s)
  1859. {
  1860. /* (power-on reset) */
  1861. s->sysconfig = 0;
  1862. s->obs = 0;
  1863. s->devconfig = 0x0c000000;
  1864. s->msuspendmux[0] = 0x00000000;
  1865. s->msuspendmux[1] = 0x00000000;
  1866. s->msuspendmux[2] = 0x00000000;
  1867. s->msuspendmux[3] = 0x00000000;
  1868. s->msuspendmux[4] = 0x00000000;
  1869. s->psaconfig = 1;
  1870. s->padconf[0x00] = 0x000f0f0f;
  1871. s->padconf[0x01] = 0x00000000;
  1872. s->padconf[0x02] = 0x00000000;
  1873. s->padconf[0x03] = 0x00000000;
  1874. s->padconf[0x04] = 0x00000000;
  1875. s->padconf[0x05] = 0x00000000;
  1876. s->padconf[0x06] = 0x00000000;
  1877. s->padconf[0x07] = 0x00000000;
  1878. s->padconf[0x08] = 0x08080800;
  1879. s->padconf[0x09] = 0x08080808;
  1880. s->padconf[0x0a] = 0x08080808;
  1881. s->padconf[0x0b] = 0x08080808;
  1882. s->padconf[0x0c] = 0x08080808;
  1883. s->padconf[0x0d] = 0x08080800;
  1884. s->padconf[0x0e] = 0x08080808;
  1885. s->padconf[0x0f] = 0x08080808;
  1886. s->padconf[0x10] = 0x18181808; /* | 0x07070700 if SBoot3 */
  1887. s->padconf[0x11] = 0x18181818; /* | 0x07070707 if SBoot3 */
  1888. s->padconf[0x12] = 0x18181818; /* | 0x07070707 if SBoot3 */
  1889. s->padconf[0x13] = 0x18181818; /* | 0x07070707 if SBoot3 */
  1890. s->padconf[0x14] = 0x18181818; /* | 0x00070707 if SBoot3 */
  1891. s->padconf[0x15] = 0x18181818;
  1892. s->padconf[0x16] = 0x18181818; /* | 0x07000000 if SBoot3 */
  1893. s->padconf[0x17] = 0x1f001f00;
  1894. s->padconf[0x18] = 0x1f1f1f1f;
  1895. s->padconf[0x19] = 0x00000000;
  1896. s->padconf[0x1a] = 0x1f180000;
  1897. s->padconf[0x1b] = 0x00001f1f;
  1898. s->padconf[0x1c] = 0x1f001f00;
  1899. s->padconf[0x1d] = 0x00000000;
  1900. s->padconf[0x1e] = 0x00000000;
  1901. s->padconf[0x1f] = 0x08000000;
  1902. s->padconf[0x20] = 0x08080808;
  1903. s->padconf[0x21] = 0x08080808;
  1904. s->padconf[0x22] = 0x0f080808;
  1905. s->padconf[0x23] = 0x0f0f0f0f;
  1906. s->padconf[0x24] = 0x000f0f0f;
  1907. s->padconf[0x25] = 0x1f1f1f0f;
  1908. s->padconf[0x26] = 0x080f0f1f;
  1909. s->padconf[0x27] = 0x070f1808;
  1910. s->padconf[0x28] = 0x0f070707;
  1911. s->padconf[0x29] = 0x000f0f1f;
  1912. s->padconf[0x2a] = 0x0f0f0f1f;
  1913. s->padconf[0x2b] = 0x08000000;
  1914. s->padconf[0x2c] = 0x0000001f;
  1915. s->padconf[0x2d] = 0x0f0f1f00;
  1916. s->padconf[0x2e] = 0x1f1f0f0f;
  1917. s->padconf[0x2f] = 0x0f1f1f1f;
  1918. s->padconf[0x30] = 0x0f0f0f0f;
  1919. s->padconf[0x31] = 0x0f1f0f1f;
  1920. s->padconf[0x32] = 0x0f0f0f0f;
  1921. s->padconf[0x33] = 0x0f1f0f1f;
  1922. s->padconf[0x34] = 0x1f1f0f0f;
  1923. s->padconf[0x35] = 0x0f0f1f1f;
  1924. s->padconf[0x36] = 0x0f0f1f0f;
  1925. s->padconf[0x37] = 0x0f0f0f0f;
  1926. s->padconf[0x38] = 0x1f18180f;
  1927. s->padconf[0x39] = 0x1f1f1f1f;
  1928. s->padconf[0x3a] = 0x00001f1f;
  1929. s->padconf[0x3b] = 0x00000000;
  1930. s->padconf[0x3c] = 0x00000000;
  1931. s->padconf[0x3d] = 0x0f0f0f0f;
  1932. s->padconf[0x3e] = 0x18000f0f;
  1933. s->padconf[0x3f] = 0x00070000;
  1934. s->padconf[0x40] = 0x00000707;
  1935. s->padconf[0x41] = 0x0f1f0700;
  1936. s->padconf[0x42] = 0x1f1f070f;
  1937. s->padconf[0x43] = 0x0008081f;
  1938. s->padconf[0x44] = 0x00000800;
  1939. }
  1940. static struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta,
  1941. omap_clk iclk, struct omap_mpu_state_s *mpu)
  1942. {
  1943. struct omap_sysctl_s *s = (struct omap_sysctl_s *)
  1944. g_malloc0(sizeof(struct omap_sysctl_s));
  1945. s->mpu = mpu;
  1946. omap_sysctl_reset(s);
  1947. memory_region_init_io(&s->iomem, &omap_sysctl_ops, s, "omap.sysctl",
  1948. omap_l4_region_size(ta, 0));
  1949. omap_l4_attach(ta, 0, &s->iomem);
  1950. return s;
  1951. }
  1952. /* General chip reset */
  1953. static void omap2_mpu_reset(void *opaque)
  1954. {
  1955. struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque;
  1956. omap_dma_reset(mpu->dma);
  1957. omap_prcm_reset(mpu->prcm);
  1958. omap_sysctl_reset(mpu->sysc);
  1959. omap_gp_timer_reset(mpu->gptimer[0]);
  1960. omap_gp_timer_reset(mpu->gptimer[1]);
  1961. omap_gp_timer_reset(mpu->gptimer[2]);
  1962. omap_gp_timer_reset(mpu->gptimer[3]);
  1963. omap_gp_timer_reset(mpu->gptimer[4]);
  1964. omap_gp_timer_reset(mpu->gptimer[5]);
  1965. omap_gp_timer_reset(mpu->gptimer[6]);
  1966. omap_gp_timer_reset(mpu->gptimer[7]);
  1967. omap_gp_timer_reset(mpu->gptimer[8]);
  1968. omap_gp_timer_reset(mpu->gptimer[9]);
  1969. omap_gp_timer_reset(mpu->gptimer[10]);
  1970. omap_gp_timer_reset(mpu->gptimer[11]);
  1971. omap_synctimer_reset(mpu->synctimer);
  1972. omap_sdrc_reset(mpu->sdrc);
  1973. omap_gpmc_reset(mpu->gpmc);
  1974. omap_dss_reset(mpu->dss);
  1975. omap_uart_reset(mpu->uart[0]);
  1976. omap_uart_reset(mpu->uart[1]);
  1977. omap_uart_reset(mpu->uart[2]);
  1978. omap_mmc_reset(mpu->mmc);
  1979. omap_mcspi_reset(mpu->mcspi[0]);
  1980. omap_mcspi_reset(mpu->mcspi[1]);
  1981. cpu_reset(CPU(mpu->cpu));
  1982. }
  1983. static int omap2_validate_addr(struct omap_mpu_state_s *s,
  1984. hwaddr addr)
  1985. {
  1986. return 1;
  1987. }
  1988. static const struct dma_irq_map omap2_dma_irq_map[] = {
  1989. { 0, OMAP_INT_24XX_SDMA_IRQ0 },
  1990. { 0, OMAP_INT_24XX_SDMA_IRQ1 },
  1991. { 0, OMAP_INT_24XX_SDMA_IRQ2 },
  1992. { 0, OMAP_INT_24XX_SDMA_IRQ3 },
  1993. };
  1994. struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
  1995. unsigned long sdram_size,
  1996. const char *core)
  1997. {
  1998. struct omap_mpu_state_s *s = (struct omap_mpu_state_s *)
  1999. g_malloc0(sizeof(struct omap_mpu_state_s));
  2000. qemu_irq *cpu_irq;
  2001. qemu_irq dma_irqs[4];
  2002. DriveInfo *dinfo;
  2003. int i;
  2004. SysBusDevice *busdev;
  2005. struct omap_target_agent_s *ta;
  2006. /* Core */
  2007. s->mpu_model = omap2420;
  2008. s->cpu = cpu_arm_init(core ?: "arm1136-r2");
  2009. if (s->cpu == NULL) {
  2010. fprintf(stderr, "Unable to find CPU definition\n");
  2011. exit(1);
  2012. }
  2013. s->sdram_size = sdram_size;
  2014. s->sram_size = OMAP242X_SRAM_SIZE;
  2015. s->wakeup = qemu_allocate_irqs(omap_mpu_wakeup, s, 1)[0];
  2016. /* Clocks */
  2017. omap_clk_init(s);
  2018. /* Memory-mapped stuff */
  2019. memory_region_init_ram(&s->sdram, "omap2.dram", s->sdram_size);
  2020. vmstate_register_ram_global(&s->sdram);
  2021. memory_region_add_subregion(sysmem, OMAP2_Q2_BASE, &s->sdram);
  2022. memory_region_init_ram(&s->sram, "omap2.sram", s->sram_size);
  2023. vmstate_register_ram_global(&s->sram);
  2024. memory_region_add_subregion(sysmem, OMAP2_SRAM_BASE, &s->sram);
  2025. s->l4 = omap_l4_init(sysmem, OMAP2_L4_BASE, 54);
  2026. /* Actually mapped at any 2K boundary in the ARM11 private-peripheral if */
  2027. cpu_irq = arm_pic_init_cpu(s->cpu);
  2028. s->ih[0] = qdev_create(NULL, "omap2-intc");
  2029. qdev_prop_set_uint8(s->ih[0], "revision", 0x21);
  2030. qdev_prop_set_ptr(s->ih[0], "fclk", omap_findclk(s, "mpu_intc_fclk"));
  2031. qdev_prop_set_ptr(s->ih[0], "iclk", omap_findclk(s, "mpu_intc_iclk"));
  2032. qdev_init_nofail(s->ih[0]);
  2033. busdev = SYS_BUS_DEVICE(s->ih[0]);
  2034. sysbus_connect_irq(busdev, 0, cpu_irq[ARM_PIC_CPU_IRQ]);
  2035. sysbus_connect_irq(busdev, 1, cpu_irq[ARM_PIC_CPU_FIQ]);
  2036. sysbus_mmio_map(busdev, 0, 0x480fe000);
  2037. s->prcm = omap_prcm_init(omap_l4tao(s->l4, 3),
  2038. qdev_get_gpio_in(s->ih[0],
  2039. OMAP_INT_24XX_PRCM_MPU_IRQ),
  2040. NULL, NULL, s);
  2041. s->sysc = omap_sysctl_init(omap_l4tao(s->l4, 1),
  2042. omap_findclk(s, "omapctrl_iclk"), s);
  2043. for (i = 0; i < 4; i++) {
  2044. dma_irqs[i] = qdev_get_gpio_in(s->ih[omap2_dma_irq_map[i].ih],
  2045. omap2_dma_irq_map[i].intr);
  2046. }
  2047. s->dma = omap_dma4_init(0x48056000, dma_irqs, sysmem, s, 256, 32,
  2048. omap_findclk(s, "sdma_iclk"),
  2049. omap_findclk(s, "sdma_fclk"));
  2050. s->port->addr_valid = omap2_validate_addr;
  2051. /* Register SDRAM and SRAM ports for fast DMA transfers. */
  2052. soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sdram),
  2053. OMAP2_Q2_BASE, s->sdram_size);
  2054. soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sram),
  2055. OMAP2_SRAM_BASE, s->sram_size);
  2056. s->uart[0] = omap2_uart_init(sysmem, omap_l4ta(s->l4, 19),
  2057. qdev_get_gpio_in(s->ih[0],
  2058. OMAP_INT_24XX_UART1_IRQ),
  2059. omap_findclk(s, "uart1_fclk"),
  2060. omap_findclk(s, "uart1_iclk"),
  2061. s->drq[OMAP24XX_DMA_UART1_TX],
  2062. s->drq[OMAP24XX_DMA_UART1_RX],
  2063. "uart1",
  2064. serial_hds[0]);
  2065. s->uart[1] = omap2_uart_init(sysmem, omap_l4ta(s->l4, 20),
  2066. qdev_get_gpio_in(s->ih[0],
  2067. OMAP_INT_24XX_UART2_IRQ),
  2068. omap_findclk(s, "uart2_fclk"),
  2069. omap_findclk(s, "uart2_iclk"),
  2070. s->drq[OMAP24XX_DMA_UART2_TX],
  2071. s->drq[OMAP24XX_DMA_UART2_RX],
  2072. "uart2",
  2073. serial_hds[0] ? serial_hds[1] : NULL);
  2074. s->uart[2] = omap2_uart_init(sysmem, omap_l4ta(s->l4, 21),
  2075. qdev_get_gpio_in(s->ih[0],
  2076. OMAP_INT_24XX_UART3_IRQ),
  2077. omap_findclk(s, "uart3_fclk"),
  2078. omap_findclk(s, "uart3_iclk"),
  2079. s->drq[OMAP24XX_DMA_UART3_TX],
  2080. s->drq[OMAP24XX_DMA_UART3_RX],
  2081. "uart3",
  2082. serial_hds[0] && serial_hds[1] ? serial_hds[2] : NULL);
  2083. s->gptimer[0] = omap_gp_timer_init(omap_l4ta(s->l4, 7),
  2084. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER1),
  2085. omap_findclk(s, "wu_gpt1_clk"),
  2086. omap_findclk(s, "wu_l4_iclk"));
  2087. s->gptimer[1] = omap_gp_timer_init(omap_l4ta(s->l4, 8),
  2088. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER2),
  2089. omap_findclk(s, "core_gpt2_clk"),
  2090. omap_findclk(s, "core_l4_iclk"));
  2091. s->gptimer[2] = omap_gp_timer_init(omap_l4ta(s->l4, 22),
  2092. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER3),
  2093. omap_findclk(s, "core_gpt3_clk"),
  2094. omap_findclk(s, "core_l4_iclk"));
  2095. s->gptimer[3] = omap_gp_timer_init(omap_l4ta(s->l4, 23),
  2096. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER4),
  2097. omap_findclk(s, "core_gpt4_clk"),
  2098. omap_findclk(s, "core_l4_iclk"));
  2099. s->gptimer[4] = omap_gp_timer_init(omap_l4ta(s->l4, 24),
  2100. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER5),
  2101. omap_findclk(s, "core_gpt5_clk"),
  2102. omap_findclk(s, "core_l4_iclk"));
  2103. s->gptimer[5] = omap_gp_timer_init(omap_l4ta(s->l4, 25),
  2104. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER6),
  2105. omap_findclk(s, "core_gpt6_clk"),
  2106. omap_findclk(s, "core_l4_iclk"));
  2107. s->gptimer[6] = omap_gp_timer_init(omap_l4ta(s->l4, 26),
  2108. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER7),
  2109. omap_findclk(s, "core_gpt7_clk"),
  2110. omap_findclk(s, "core_l4_iclk"));
  2111. s->gptimer[7] = omap_gp_timer_init(omap_l4ta(s->l4, 27),
  2112. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER8),
  2113. omap_findclk(s, "core_gpt8_clk"),
  2114. omap_findclk(s, "core_l4_iclk"));
  2115. s->gptimer[8] = omap_gp_timer_init(omap_l4ta(s->l4, 28),
  2116. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER9),
  2117. omap_findclk(s, "core_gpt9_clk"),
  2118. omap_findclk(s, "core_l4_iclk"));
  2119. s->gptimer[9] = omap_gp_timer_init(omap_l4ta(s->l4, 29),
  2120. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER10),
  2121. omap_findclk(s, "core_gpt10_clk"),
  2122. omap_findclk(s, "core_l4_iclk"));
  2123. s->gptimer[10] = omap_gp_timer_init(omap_l4ta(s->l4, 30),
  2124. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER11),
  2125. omap_findclk(s, "core_gpt11_clk"),
  2126. omap_findclk(s, "core_l4_iclk"));
  2127. s->gptimer[11] = omap_gp_timer_init(omap_l4ta(s->l4, 31),
  2128. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER12),
  2129. omap_findclk(s, "core_gpt12_clk"),
  2130. omap_findclk(s, "core_l4_iclk"));
  2131. omap_tap_init(omap_l4ta(s->l4, 2), s);
  2132. s->synctimer = omap_synctimer_init(omap_l4tao(s->l4, 2), s,
  2133. omap_findclk(s, "clk32-kHz"),
  2134. omap_findclk(s, "core_l4_iclk"));
  2135. s->i2c[0] = qdev_create(NULL, "omap_i2c");
  2136. qdev_prop_set_uint8(s->i2c[0], "revision", 0x34);
  2137. qdev_prop_set_ptr(s->i2c[0], "iclk", omap_findclk(s, "i2c1.iclk"));
  2138. qdev_prop_set_ptr(s->i2c[0], "fclk", omap_findclk(s, "i2c1.fclk"));
  2139. qdev_init_nofail(s->i2c[0]);
  2140. busdev = SYS_BUS_DEVICE(s->i2c[0]);
  2141. sysbus_connect_irq(busdev, 0,
  2142. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_I2C1_IRQ));
  2143. sysbus_connect_irq(busdev, 1, s->drq[OMAP24XX_DMA_I2C1_TX]);
  2144. sysbus_connect_irq(busdev, 2, s->drq[OMAP24XX_DMA_I2C1_RX]);
  2145. sysbus_mmio_map(busdev, 0, omap_l4_region_base(omap_l4tao(s->l4, 5), 0));
  2146. s->i2c[1] = qdev_create(NULL, "omap_i2c");
  2147. qdev_prop_set_uint8(s->i2c[1], "revision", 0x34);
  2148. qdev_prop_set_ptr(s->i2c[1], "iclk", omap_findclk(s, "i2c2.iclk"));
  2149. qdev_prop_set_ptr(s->i2c[1], "fclk", omap_findclk(s, "i2c2.fclk"));
  2150. qdev_init_nofail(s->i2c[1]);
  2151. busdev = SYS_BUS_DEVICE(s->i2c[1]);
  2152. sysbus_connect_irq(busdev, 0,
  2153. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_I2C2_IRQ));
  2154. sysbus_connect_irq(busdev, 1, s->drq[OMAP24XX_DMA_I2C2_TX]);
  2155. sysbus_connect_irq(busdev, 2, s->drq[OMAP24XX_DMA_I2C2_RX]);
  2156. sysbus_mmio_map(busdev, 0, omap_l4_region_base(omap_l4tao(s->l4, 6), 0));
  2157. s->gpio = qdev_create(NULL, "omap2-gpio");
  2158. qdev_prop_set_int32(s->gpio, "mpu_model", s->mpu_model);
  2159. qdev_prop_set_ptr(s->gpio, "iclk", omap_findclk(s, "gpio_iclk"));
  2160. qdev_prop_set_ptr(s->gpio, "fclk0", omap_findclk(s, "gpio1_dbclk"));
  2161. qdev_prop_set_ptr(s->gpio, "fclk1", omap_findclk(s, "gpio2_dbclk"));
  2162. qdev_prop_set_ptr(s->gpio, "fclk2", omap_findclk(s, "gpio3_dbclk"));
  2163. qdev_prop_set_ptr(s->gpio, "fclk3", omap_findclk(s, "gpio4_dbclk"));
  2164. if (s->mpu_model == omap2430) {
  2165. qdev_prop_set_ptr(s->gpio, "fclk4", omap_findclk(s, "gpio5_dbclk"));
  2166. }
  2167. qdev_init_nofail(s->gpio);
  2168. busdev = SYS_BUS_DEVICE(s->gpio);
  2169. sysbus_connect_irq(busdev, 0,
  2170. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPIO_BANK1));
  2171. sysbus_connect_irq(busdev, 3,
  2172. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPIO_BANK2));
  2173. sysbus_connect_irq(busdev, 6,
  2174. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPIO_BANK3));
  2175. sysbus_connect_irq(busdev, 9,
  2176. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPIO_BANK4));
  2177. if (s->mpu_model == omap2430) {
  2178. sysbus_connect_irq(busdev, 12,
  2179. qdev_get_gpio_in(s->ih[0],
  2180. OMAP_INT_243X_GPIO_BANK5));
  2181. }
  2182. ta = omap_l4ta(s->l4, 3);
  2183. sysbus_mmio_map(busdev, 0, omap_l4_region_base(ta, 1));
  2184. sysbus_mmio_map(busdev, 1, omap_l4_region_base(ta, 0));
  2185. sysbus_mmio_map(busdev, 2, omap_l4_region_base(ta, 2));
  2186. sysbus_mmio_map(busdev, 3, omap_l4_region_base(ta, 4));
  2187. sysbus_mmio_map(busdev, 4, omap_l4_region_base(ta, 5));
  2188. s->sdrc = omap_sdrc_init(sysmem, 0x68009000);
  2189. s->gpmc = omap_gpmc_init(s, 0x6800a000,
  2190. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPMC_IRQ),
  2191. s->drq[OMAP24XX_DMA_GPMC]);
  2192. dinfo = drive_get(IF_SD, 0, 0);
  2193. if (!dinfo) {
  2194. fprintf(stderr, "qemu: missing SecureDigital device\n");
  2195. exit(1);
  2196. }
  2197. s->mmc = omap2_mmc_init(omap_l4tao(s->l4, 9), dinfo->bdrv,
  2198. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_MMC_IRQ),
  2199. &s->drq[OMAP24XX_DMA_MMC1_TX],
  2200. omap_findclk(s, "mmc_fclk"), omap_findclk(s, "mmc_iclk"));
  2201. s->mcspi[0] = omap_mcspi_init(omap_l4ta(s->l4, 35), 4,
  2202. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_MCSPI1_IRQ),
  2203. &s->drq[OMAP24XX_DMA_SPI1_TX0],
  2204. omap_findclk(s, "spi1_fclk"),
  2205. omap_findclk(s, "spi1_iclk"));
  2206. s->mcspi[1] = omap_mcspi_init(omap_l4ta(s->l4, 36), 2,
  2207. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_MCSPI2_IRQ),
  2208. &s->drq[OMAP24XX_DMA_SPI2_TX0],
  2209. omap_findclk(s, "spi2_fclk"),
  2210. omap_findclk(s, "spi2_iclk"));
  2211. s->dss = omap_dss_init(omap_l4ta(s->l4, 10), sysmem, 0x68000800,
  2212. /* XXX wire M_IRQ_25, D_L2_IRQ_30 and I_IRQ_13 together */
  2213. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_DSS_IRQ),
  2214. s->drq[OMAP24XX_DMA_DSS],
  2215. omap_findclk(s, "dss_clk1"), omap_findclk(s, "dss_clk2"),
  2216. omap_findclk(s, "dss_54m_clk"),
  2217. omap_findclk(s, "dss_l3_iclk"),
  2218. omap_findclk(s, "dss_l4_iclk"));
  2219. omap_sti_init(omap_l4ta(s->l4, 18), sysmem, 0x54000000,
  2220. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_STI),
  2221. omap_findclk(s, "emul_ck"),
  2222. serial_hds[0] && serial_hds[1] && serial_hds[2] ?
  2223. serial_hds[3] : NULL);
  2224. s->eac = omap_eac_init(omap_l4ta(s->l4, 32),
  2225. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_EAC_IRQ),
  2226. /* Ten consecutive lines */
  2227. &s->drq[OMAP24XX_DMA_EAC_AC_RD],
  2228. omap_findclk(s, "func_96m_clk"),
  2229. omap_findclk(s, "core_l4_iclk"));
  2230. /* All register mappings (includin those not currenlty implemented):
  2231. * SystemControlMod 48000000 - 48000fff
  2232. * SystemControlL4 48001000 - 48001fff
  2233. * 32kHz Timer Mod 48004000 - 48004fff
  2234. * 32kHz Timer L4 48005000 - 48005fff
  2235. * PRCM ModA 48008000 - 480087ff
  2236. * PRCM ModB 48008800 - 48008fff
  2237. * PRCM L4 48009000 - 48009fff
  2238. * TEST-BCM Mod 48012000 - 48012fff
  2239. * TEST-BCM L4 48013000 - 48013fff
  2240. * TEST-TAP Mod 48014000 - 48014fff
  2241. * TEST-TAP L4 48015000 - 48015fff
  2242. * GPIO1 Mod 48018000 - 48018fff
  2243. * GPIO Top 48019000 - 48019fff
  2244. * GPIO2 Mod 4801a000 - 4801afff
  2245. * GPIO L4 4801b000 - 4801bfff
  2246. * GPIO3 Mod 4801c000 - 4801cfff
  2247. * GPIO4 Mod 4801e000 - 4801efff
  2248. * WDTIMER1 Mod 48020000 - 48010fff
  2249. * WDTIMER Top 48021000 - 48011fff
  2250. * WDTIMER2 Mod 48022000 - 48012fff
  2251. * WDTIMER L4 48023000 - 48013fff
  2252. * WDTIMER3 Mod 48024000 - 48014fff
  2253. * WDTIMER3 L4 48025000 - 48015fff
  2254. * WDTIMER4 Mod 48026000 - 48016fff
  2255. * WDTIMER4 L4 48027000 - 48017fff
  2256. * GPTIMER1 Mod 48028000 - 48018fff
  2257. * GPTIMER1 L4 48029000 - 48019fff
  2258. * GPTIMER2 Mod 4802a000 - 4801afff
  2259. * GPTIMER2 L4 4802b000 - 4801bfff
  2260. * L4-Config AP 48040000 - 480407ff
  2261. * L4-Config IP 48040800 - 48040fff
  2262. * L4-Config LA 48041000 - 48041fff
  2263. * ARM11ETB Mod 48048000 - 48049fff
  2264. * ARM11ETB L4 4804a000 - 4804afff
  2265. * DISPLAY Top 48050000 - 480503ff
  2266. * DISPLAY DISPC 48050400 - 480507ff
  2267. * DISPLAY RFBI 48050800 - 48050bff
  2268. * DISPLAY VENC 48050c00 - 48050fff
  2269. * DISPLAY L4 48051000 - 48051fff
  2270. * CAMERA Top 48052000 - 480523ff
  2271. * CAMERA core 48052400 - 480527ff
  2272. * CAMERA DMA 48052800 - 48052bff
  2273. * CAMERA MMU 48052c00 - 48052fff
  2274. * CAMERA L4 48053000 - 48053fff
  2275. * SDMA Mod 48056000 - 48056fff
  2276. * SDMA L4 48057000 - 48057fff
  2277. * SSI Top 48058000 - 48058fff
  2278. * SSI GDD 48059000 - 48059fff
  2279. * SSI Port1 4805a000 - 4805afff
  2280. * SSI Port2 4805b000 - 4805bfff
  2281. * SSI L4 4805c000 - 4805cfff
  2282. * USB Mod 4805e000 - 480fefff
  2283. * USB L4 4805f000 - 480fffff
  2284. * WIN_TRACER1 Mod 48060000 - 48060fff
  2285. * WIN_TRACER1 L4 48061000 - 48061fff
  2286. * WIN_TRACER2 Mod 48062000 - 48062fff
  2287. * WIN_TRACER2 L4 48063000 - 48063fff
  2288. * WIN_TRACER3 Mod 48064000 - 48064fff
  2289. * WIN_TRACER3 L4 48065000 - 48065fff
  2290. * WIN_TRACER4 Top 48066000 - 480660ff
  2291. * WIN_TRACER4 ETT 48066100 - 480661ff
  2292. * WIN_TRACER4 WT 48066200 - 480662ff
  2293. * WIN_TRACER4 L4 48067000 - 48067fff
  2294. * XTI Mod 48068000 - 48068fff
  2295. * XTI L4 48069000 - 48069fff
  2296. * UART1 Mod 4806a000 - 4806afff
  2297. * UART1 L4 4806b000 - 4806bfff
  2298. * UART2 Mod 4806c000 - 4806cfff
  2299. * UART2 L4 4806d000 - 4806dfff
  2300. * UART3 Mod 4806e000 - 4806efff
  2301. * UART3 L4 4806f000 - 4806ffff
  2302. * I2C1 Mod 48070000 - 48070fff
  2303. * I2C1 L4 48071000 - 48071fff
  2304. * I2C2 Mod 48072000 - 48072fff
  2305. * I2C2 L4 48073000 - 48073fff
  2306. * McBSP1 Mod 48074000 - 48074fff
  2307. * McBSP1 L4 48075000 - 48075fff
  2308. * McBSP2 Mod 48076000 - 48076fff
  2309. * McBSP2 L4 48077000 - 48077fff
  2310. * GPTIMER3 Mod 48078000 - 48078fff
  2311. * GPTIMER3 L4 48079000 - 48079fff
  2312. * GPTIMER4 Mod 4807a000 - 4807afff
  2313. * GPTIMER4 L4 4807b000 - 4807bfff
  2314. * GPTIMER5 Mod 4807c000 - 4807cfff
  2315. * GPTIMER5 L4 4807d000 - 4807dfff
  2316. * GPTIMER6 Mod 4807e000 - 4807efff
  2317. * GPTIMER6 L4 4807f000 - 4807ffff
  2318. * GPTIMER7 Mod 48080000 - 48080fff
  2319. * GPTIMER7 L4 48081000 - 48081fff
  2320. * GPTIMER8 Mod 48082000 - 48082fff
  2321. * GPTIMER8 L4 48083000 - 48083fff
  2322. * GPTIMER9 Mod 48084000 - 48084fff
  2323. * GPTIMER9 L4 48085000 - 48085fff
  2324. * GPTIMER10 Mod 48086000 - 48086fff
  2325. * GPTIMER10 L4 48087000 - 48087fff
  2326. * GPTIMER11 Mod 48088000 - 48088fff
  2327. * GPTIMER11 L4 48089000 - 48089fff
  2328. * GPTIMER12 Mod 4808a000 - 4808afff
  2329. * GPTIMER12 L4 4808b000 - 4808bfff
  2330. * EAC Mod 48090000 - 48090fff
  2331. * EAC L4 48091000 - 48091fff
  2332. * FAC Mod 48092000 - 48092fff
  2333. * FAC L4 48093000 - 48093fff
  2334. * MAILBOX Mod 48094000 - 48094fff
  2335. * MAILBOX L4 48095000 - 48095fff
  2336. * SPI1 Mod 48098000 - 48098fff
  2337. * SPI1 L4 48099000 - 48099fff
  2338. * SPI2 Mod 4809a000 - 4809afff
  2339. * SPI2 L4 4809b000 - 4809bfff
  2340. * MMC/SDIO Mod 4809c000 - 4809cfff
  2341. * MMC/SDIO L4 4809d000 - 4809dfff
  2342. * MS_PRO Mod 4809e000 - 4809efff
  2343. * MS_PRO L4 4809f000 - 4809ffff
  2344. * RNG Mod 480a0000 - 480a0fff
  2345. * RNG L4 480a1000 - 480a1fff
  2346. * DES3DES Mod 480a2000 - 480a2fff
  2347. * DES3DES L4 480a3000 - 480a3fff
  2348. * SHA1MD5 Mod 480a4000 - 480a4fff
  2349. * SHA1MD5 L4 480a5000 - 480a5fff
  2350. * AES Mod 480a6000 - 480a6fff
  2351. * AES L4 480a7000 - 480a7fff
  2352. * PKA Mod 480a8000 - 480a9fff
  2353. * PKA L4 480aa000 - 480aafff
  2354. * MG Mod 480b0000 - 480b0fff
  2355. * MG L4 480b1000 - 480b1fff
  2356. * HDQ/1-wire Mod 480b2000 - 480b2fff
  2357. * HDQ/1-wire L4 480b3000 - 480b3fff
  2358. * MPU interrupt 480fe000 - 480fefff
  2359. * STI channel base 54000000 - 5400ffff
  2360. * IVA RAM 5c000000 - 5c01ffff
  2361. * IVA ROM 5c020000 - 5c027fff
  2362. * IMG_BUF_A 5c040000 - 5c040fff
  2363. * IMG_BUF_B 5c042000 - 5c042fff
  2364. * VLCDS 5c048000 - 5c0487ff
  2365. * IMX_COEF 5c049000 - 5c04afff
  2366. * IMX_CMD 5c051000 - 5c051fff
  2367. * VLCDQ 5c053000 - 5c0533ff
  2368. * VLCDH 5c054000 - 5c054fff
  2369. * SEQ_CMD 5c055000 - 5c055fff
  2370. * IMX_REG 5c056000 - 5c0560ff
  2371. * VLCD_REG 5c056100 - 5c0561ff
  2372. * SEQ_REG 5c056200 - 5c0562ff
  2373. * IMG_BUF_REG 5c056300 - 5c0563ff
  2374. * SEQIRQ_REG 5c056400 - 5c0564ff
  2375. * OCP_REG 5c060000 - 5c060fff
  2376. * SYSC_REG 5c070000 - 5c070fff
  2377. * MMU_REG 5d000000 - 5d000fff
  2378. * sDMA R 68000400 - 680005ff
  2379. * sDMA W 68000600 - 680007ff
  2380. * Display Control 68000800 - 680009ff
  2381. * DSP subsystem 68000a00 - 68000bff
  2382. * MPU subsystem 68000c00 - 68000dff
  2383. * IVA subsystem 68001000 - 680011ff
  2384. * USB 68001200 - 680013ff
  2385. * Camera 68001400 - 680015ff
  2386. * VLYNQ (firewall) 68001800 - 68001bff
  2387. * VLYNQ 68001e00 - 68001fff
  2388. * SSI 68002000 - 680021ff
  2389. * L4 68002400 - 680025ff
  2390. * DSP (firewall) 68002800 - 68002bff
  2391. * DSP subsystem 68002e00 - 68002fff
  2392. * IVA (firewall) 68003000 - 680033ff
  2393. * IVA 68003600 - 680037ff
  2394. * GFX 68003a00 - 68003bff
  2395. * CMDWR emulation 68003c00 - 68003dff
  2396. * SMS 68004000 - 680041ff
  2397. * OCM 68004200 - 680043ff
  2398. * GPMC 68004400 - 680045ff
  2399. * RAM (firewall) 68005000 - 680053ff
  2400. * RAM (err login) 68005400 - 680057ff
  2401. * ROM (firewall) 68005800 - 68005bff
  2402. * ROM (err login) 68005c00 - 68005fff
  2403. * GPMC (firewall) 68006000 - 680063ff
  2404. * GPMC (err login) 68006400 - 680067ff
  2405. * SMS (err login) 68006c00 - 68006fff
  2406. * SMS registers 68008000 - 68008fff
  2407. * SDRC registers 68009000 - 68009fff
  2408. * GPMC registers 6800a000 6800afff
  2409. */
  2410. qemu_register_reset(omap2_mpu_reset, s);
  2411. return s;
  2412. }