2
0

mst_fpga.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * PXA270-based Intel Mainstone platforms.
  3. * FPGA driver
  4. *
  5. * Copyright (c) 2007 by Armin Kuster <akuster@kama-aina.net> or
  6. * <akuster@mvista.com>
  7. *
  8. * This code is licensed under the GNU GPL v2.
  9. *
  10. * Contributions after 2012-01-13 are licensed under the terms of the
  11. * GNU GPL, version 2 or (at your option) any later version.
  12. */
  13. #include "hw.h"
  14. #include "sysbus.h"
  15. /* Mainstone FPGA for extern irqs */
  16. #define FPGA_GPIO_PIN 0
  17. #define MST_NUM_IRQS 16
  18. #define MST_LEDDAT1 0x10
  19. #define MST_LEDDAT2 0x14
  20. #define MST_LEDCTRL 0x40
  21. #define MST_GPSWR 0x60
  22. #define MST_MSCWR1 0x80
  23. #define MST_MSCWR2 0x84
  24. #define MST_MSCWR3 0x88
  25. #define MST_MSCRD 0x90
  26. #define MST_INTMSKENA 0xc0
  27. #define MST_INTSETCLR 0xd0
  28. #define MST_PCMCIA0 0xe0
  29. #define MST_PCMCIA1 0xe4
  30. #define MST_PCMCIAx_READY (1 << 10)
  31. #define MST_PCMCIAx_nCD (1 << 5)
  32. #define MST_PCMCIA_CD0_IRQ 9
  33. #define MST_PCMCIA_CD1_IRQ 13
  34. typedef struct mst_irq_state{
  35. SysBusDevice busdev;
  36. MemoryRegion iomem;
  37. qemu_irq parent;
  38. uint32_t prev_level;
  39. uint32_t leddat1;
  40. uint32_t leddat2;
  41. uint32_t ledctrl;
  42. uint32_t gpswr;
  43. uint32_t mscwr1;
  44. uint32_t mscwr2;
  45. uint32_t mscwr3;
  46. uint32_t mscrd;
  47. uint32_t intmskena;
  48. uint32_t intsetclr;
  49. uint32_t pcmcia0;
  50. uint32_t pcmcia1;
  51. }mst_irq_state;
  52. static void
  53. mst_fpga_set_irq(void *opaque, int irq, int level)
  54. {
  55. mst_irq_state *s = (mst_irq_state *)opaque;
  56. uint32_t oldint = s->intsetclr & s->intmskena;
  57. if (level)
  58. s->prev_level |= 1u << irq;
  59. else
  60. s->prev_level &= ~(1u << irq);
  61. switch(irq) {
  62. case MST_PCMCIA_CD0_IRQ:
  63. if (level)
  64. s->pcmcia0 &= ~MST_PCMCIAx_nCD;
  65. else
  66. s->pcmcia0 |= MST_PCMCIAx_nCD;
  67. break;
  68. case MST_PCMCIA_CD1_IRQ:
  69. if (level)
  70. s->pcmcia1 &= ~MST_PCMCIAx_nCD;
  71. else
  72. s->pcmcia1 |= MST_PCMCIAx_nCD;
  73. break;
  74. }
  75. if ((s->intmskena & (1u << irq)) && level)
  76. s->intsetclr |= 1u << irq;
  77. if (oldint != (s->intsetclr & s->intmskena))
  78. qemu_set_irq(s->parent, s->intsetclr & s->intmskena);
  79. }
  80. static uint64_t
  81. mst_fpga_readb(void *opaque, hwaddr addr, unsigned size)
  82. {
  83. mst_irq_state *s = (mst_irq_state *) opaque;
  84. switch (addr) {
  85. case MST_LEDDAT1:
  86. return s->leddat1;
  87. case MST_LEDDAT2:
  88. return s->leddat2;
  89. case MST_LEDCTRL:
  90. return s->ledctrl;
  91. case MST_GPSWR:
  92. return s->gpswr;
  93. case MST_MSCWR1:
  94. return s->mscwr1;
  95. case MST_MSCWR2:
  96. return s->mscwr2;
  97. case MST_MSCWR3:
  98. return s->mscwr3;
  99. case MST_MSCRD:
  100. return s->mscrd;
  101. case MST_INTMSKENA:
  102. return s->intmskena;
  103. case MST_INTSETCLR:
  104. return s->intsetclr;
  105. case MST_PCMCIA0:
  106. return s->pcmcia0;
  107. case MST_PCMCIA1:
  108. return s->pcmcia1;
  109. default:
  110. printf("Mainstone - mst_fpga_readb: Bad register offset "
  111. "0x" TARGET_FMT_plx "\n", addr);
  112. }
  113. return 0;
  114. }
  115. static void
  116. mst_fpga_writeb(void *opaque, hwaddr addr, uint64_t value,
  117. unsigned size)
  118. {
  119. mst_irq_state *s = (mst_irq_state *) opaque;
  120. value &= 0xffffffff;
  121. switch (addr) {
  122. case MST_LEDDAT1:
  123. s->leddat1 = value;
  124. break;
  125. case MST_LEDDAT2:
  126. s->leddat2 = value;
  127. break;
  128. case MST_LEDCTRL:
  129. s->ledctrl = value;
  130. break;
  131. case MST_GPSWR:
  132. s->gpswr = value;
  133. break;
  134. case MST_MSCWR1:
  135. s->mscwr1 = value;
  136. break;
  137. case MST_MSCWR2:
  138. s->mscwr2 = value;
  139. break;
  140. case MST_MSCWR3:
  141. s->mscwr3 = value;
  142. break;
  143. case MST_MSCRD:
  144. s->mscrd = value;
  145. break;
  146. case MST_INTMSKENA: /* Mask interrupt */
  147. s->intmskena = (value & 0xFEEFF);
  148. qemu_set_irq(s->parent, s->intsetclr & s->intmskena);
  149. break;
  150. case MST_INTSETCLR: /* clear or set interrupt */
  151. s->intsetclr = (value & 0xFEEFF);
  152. qemu_set_irq(s->parent, s->intsetclr & s->intmskena);
  153. break;
  154. /* For PCMCIAx allow the to change only power and reset */
  155. case MST_PCMCIA0:
  156. s->pcmcia0 = (value & 0x1f) | (s->pcmcia0 & ~0x1f);
  157. break;
  158. case MST_PCMCIA1:
  159. s->pcmcia1 = (value & 0x1f) | (s->pcmcia1 & ~0x1f);
  160. break;
  161. default:
  162. printf("Mainstone - mst_fpga_writeb: Bad register offset "
  163. "0x" TARGET_FMT_plx "\n", addr);
  164. }
  165. }
  166. static const MemoryRegionOps mst_fpga_ops = {
  167. .read = mst_fpga_readb,
  168. .write = mst_fpga_writeb,
  169. .endianness = DEVICE_NATIVE_ENDIAN,
  170. };
  171. static int mst_fpga_post_load(void *opaque, int version_id)
  172. {
  173. mst_irq_state *s = (mst_irq_state *) opaque;
  174. qemu_set_irq(s->parent, s->intsetclr & s->intmskena);
  175. return 0;
  176. }
  177. static int mst_fpga_init(SysBusDevice *dev)
  178. {
  179. mst_irq_state *s;
  180. s = FROM_SYSBUS(mst_irq_state, dev);
  181. s->pcmcia0 = MST_PCMCIAx_READY | MST_PCMCIAx_nCD;
  182. s->pcmcia1 = MST_PCMCIAx_READY | MST_PCMCIAx_nCD;
  183. sysbus_init_irq(dev, &s->parent);
  184. /* alloc the external 16 irqs */
  185. qdev_init_gpio_in(&dev->qdev, mst_fpga_set_irq, MST_NUM_IRQS);
  186. memory_region_init_io(&s->iomem, &mst_fpga_ops, s,
  187. "fpga", 0x00100000);
  188. sysbus_init_mmio(dev, &s->iomem);
  189. return 0;
  190. }
  191. static VMStateDescription vmstate_mst_fpga_regs = {
  192. .name = "mainstone_fpga",
  193. .version_id = 0,
  194. .minimum_version_id = 0,
  195. .minimum_version_id_old = 0,
  196. .post_load = mst_fpga_post_load,
  197. .fields = (VMStateField []) {
  198. VMSTATE_UINT32(prev_level, mst_irq_state),
  199. VMSTATE_UINT32(leddat1, mst_irq_state),
  200. VMSTATE_UINT32(leddat2, mst_irq_state),
  201. VMSTATE_UINT32(ledctrl, mst_irq_state),
  202. VMSTATE_UINT32(gpswr, mst_irq_state),
  203. VMSTATE_UINT32(mscwr1, mst_irq_state),
  204. VMSTATE_UINT32(mscwr2, mst_irq_state),
  205. VMSTATE_UINT32(mscwr3, mst_irq_state),
  206. VMSTATE_UINT32(mscrd, mst_irq_state),
  207. VMSTATE_UINT32(intmskena, mst_irq_state),
  208. VMSTATE_UINT32(intsetclr, mst_irq_state),
  209. VMSTATE_UINT32(pcmcia0, mst_irq_state),
  210. VMSTATE_UINT32(pcmcia1, mst_irq_state),
  211. VMSTATE_END_OF_LIST(),
  212. },
  213. };
  214. static void mst_fpga_class_init(ObjectClass *klass, void *data)
  215. {
  216. DeviceClass *dc = DEVICE_CLASS(klass);
  217. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  218. k->init = mst_fpga_init;
  219. dc->desc = "Mainstone II FPGA";
  220. dc->vmsd = &vmstate_mst_fpga_regs;
  221. }
  222. static const TypeInfo mst_fpga_info = {
  223. .name = "mainstone-fpga",
  224. .parent = TYPE_SYS_BUS_DEVICE,
  225. .instance_size = sizeof(mst_irq_state),
  226. .class_init = mst_fpga_class_init,
  227. };
  228. static void mst_fpga_register_types(void)
  229. {
  230. type_register_static(&mst_fpga_info);
  231. }
  232. type_init(mst_fpga_register_types)