milkymist-uart.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243
  1. /*
  2. * QEMU model of the Milkymist UART block.
  3. *
  4. * Copyright (c) 2010 Michael Walle <michael@walle.cc>
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License as published by the Free Software Foundation; either
  9. * version 2 of the License, or (at your option) any later version.
  10. *
  11. * This library is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  18. *
  19. *
  20. * Specification available at:
  21. * http://www.milkymist.org/socdoc/uart.pdf
  22. */
  23. #include "hw.h"
  24. #include "sysbus.h"
  25. #include "trace.h"
  26. #include "char/char.h"
  27. #include "qemu/error-report.h"
  28. enum {
  29. R_RXTX = 0,
  30. R_DIV,
  31. R_STAT,
  32. R_CTRL,
  33. R_DBG,
  34. R_MAX
  35. };
  36. enum {
  37. STAT_THRE = (1<<0),
  38. STAT_RX_EVT = (1<<1),
  39. STAT_TX_EVT = (1<<2),
  40. };
  41. enum {
  42. CTRL_RX_IRQ_EN = (1<<0),
  43. CTRL_TX_IRQ_EN = (1<<1),
  44. CTRL_THRU_EN = (1<<2),
  45. };
  46. enum {
  47. DBG_BREAK_EN = (1<<0),
  48. };
  49. struct MilkymistUartState {
  50. SysBusDevice busdev;
  51. MemoryRegion regs_region;
  52. CharDriverState *chr;
  53. qemu_irq irq;
  54. uint32_t regs[R_MAX];
  55. };
  56. typedef struct MilkymistUartState MilkymistUartState;
  57. static void uart_update_irq(MilkymistUartState *s)
  58. {
  59. int rx_event = s->regs[R_STAT] & STAT_RX_EVT;
  60. int tx_event = s->regs[R_STAT] & STAT_TX_EVT;
  61. int rx_irq_en = s->regs[R_CTRL] & CTRL_RX_IRQ_EN;
  62. int tx_irq_en = s->regs[R_CTRL] & CTRL_TX_IRQ_EN;
  63. if ((rx_irq_en && rx_event) || (tx_irq_en && tx_event)) {
  64. trace_milkymist_uart_raise_irq();
  65. qemu_irq_raise(s->irq);
  66. } else {
  67. trace_milkymist_uart_lower_irq();
  68. qemu_irq_lower(s->irq);
  69. }
  70. }
  71. static uint64_t uart_read(void *opaque, hwaddr addr,
  72. unsigned size)
  73. {
  74. MilkymistUartState *s = opaque;
  75. uint32_t r = 0;
  76. addr >>= 2;
  77. switch (addr) {
  78. case R_RXTX:
  79. r = s->regs[addr];
  80. break;
  81. case R_DIV:
  82. case R_STAT:
  83. case R_CTRL:
  84. case R_DBG:
  85. r = s->regs[addr];
  86. break;
  87. default:
  88. error_report("milkymist_uart: read access to unknown register 0x"
  89. TARGET_FMT_plx, addr << 2);
  90. break;
  91. }
  92. trace_milkymist_uart_memory_read(addr << 2, r);
  93. return r;
  94. }
  95. static void uart_write(void *opaque, hwaddr addr, uint64_t value,
  96. unsigned size)
  97. {
  98. MilkymistUartState *s = opaque;
  99. unsigned char ch = value;
  100. trace_milkymist_uart_memory_write(addr, value);
  101. addr >>= 2;
  102. switch (addr) {
  103. case R_RXTX:
  104. if (s->chr) {
  105. qemu_chr_fe_write(s->chr, &ch, 1);
  106. }
  107. s->regs[R_STAT] |= STAT_TX_EVT;
  108. break;
  109. case R_DIV:
  110. case R_CTRL:
  111. case R_DBG:
  112. s->regs[addr] = value;
  113. break;
  114. case R_STAT:
  115. /* write one to clear bits */
  116. s->regs[addr] &= ~(value & (STAT_RX_EVT | STAT_TX_EVT));
  117. break;
  118. default:
  119. error_report("milkymist_uart: write access to unknown register 0x"
  120. TARGET_FMT_plx, addr << 2);
  121. break;
  122. }
  123. uart_update_irq(s);
  124. }
  125. static const MemoryRegionOps uart_mmio_ops = {
  126. .read = uart_read,
  127. .write = uart_write,
  128. .valid = {
  129. .min_access_size = 4,
  130. .max_access_size = 4,
  131. },
  132. .endianness = DEVICE_NATIVE_ENDIAN,
  133. };
  134. static void uart_rx(void *opaque, const uint8_t *buf, int size)
  135. {
  136. MilkymistUartState *s = opaque;
  137. assert(!(s->regs[R_STAT] & STAT_RX_EVT));
  138. s->regs[R_STAT] |= STAT_RX_EVT;
  139. s->regs[R_RXTX] = *buf;
  140. uart_update_irq(s);
  141. }
  142. static int uart_can_rx(void *opaque)
  143. {
  144. MilkymistUartState *s = opaque;
  145. return !(s->regs[R_STAT] & STAT_RX_EVT);
  146. }
  147. static void uart_event(void *opaque, int event)
  148. {
  149. }
  150. static void milkymist_uart_reset(DeviceState *d)
  151. {
  152. MilkymistUartState *s = container_of(d, MilkymistUartState, busdev.qdev);
  153. int i;
  154. for (i = 0; i < R_MAX; i++) {
  155. s->regs[i] = 0;
  156. }
  157. /* THRE is always set */
  158. s->regs[R_STAT] = STAT_THRE;
  159. }
  160. static int milkymist_uart_init(SysBusDevice *dev)
  161. {
  162. MilkymistUartState *s = FROM_SYSBUS(typeof(*s), dev);
  163. sysbus_init_irq(dev, &s->irq);
  164. memory_region_init_io(&s->regs_region, &uart_mmio_ops, s,
  165. "milkymist-uart", R_MAX * 4);
  166. sysbus_init_mmio(dev, &s->regs_region);
  167. s->chr = qemu_char_get_next_serial();
  168. if (s->chr) {
  169. qemu_chr_add_handlers(s->chr, uart_can_rx, uart_rx, uart_event, s);
  170. }
  171. return 0;
  172. }
  173. static const VMStateDescription vmstate_milkymist_uart = {
  174. .name = "milkymist-uart",
  175. .version_id = 1,
  176. .minimum_version_id = 1,
  177. .minimum_version_id_old = 1,
  178. .fields = (VMStateField[]) {
  179. VMSTATE_UINT32_ARRAY(regs, MilkymistUartState, R_MAX),
  180. VMSTATE_END_OF_LIST()
  181. }
  182. };
  183. static void milkymist_uart_class_init(ObjectClass *klass, void *data)
  184. {
  185. DeviceClass *dc = DEVICE_CLASS(klass);
  186. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  187. k->init = milkymist_uart_init;
  188. dc->reset = milkymist_uart_reset;
  189. dc->vmsd = &vmstate_milkymist_uart;
  190. }
  191. static const TypeInfo milkymist_uart_info = {
  192. .name = "milkymist-uart",
  193. .parent = TYPE_SYS_BUS_DEVICE,
  194. .instance_size = sizeof(MilkymistUartState),
  195. .class_init = milkymist_uart_class_init,
  196. };
  197. static void milkymist_uart_register_types(void)
  198. {
  199. type_register_static(&milkymist_uart_info);
  200. }
  201. type_init(milkymist_uart_register_types)