2
0

mcf_intc.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. * ColdFire Interrupt Controller emulation.
  3. *
  4. * Copyright (c) 2007 CodeSourcery.
  5. *
  6. * This code is licensed under the GPL
  7. */
  8. #include "hw.h"
  9. #include "mcf.h"
  10. #include "exec/address-spaces.h"
  11. typedef struct {
  12. MemoryRegion iomem;
  13. uint64_t ipr;
  14. uint64_t imr;
  15. uint64_t ifr;
  16. uint64_t enabled;
  17. uint8_t icr[64];
  18. CPUM68KState *env;
  19. int active_vector;
  20. } mcf_intc_state;
  21. static void mcf_intc_update(mcf_intc_state *s)
  22. {
  23. uint64_t active;
  24. int i;
  25. int best;
  26. int best_level;
  27. active = (s->ipr | s->ifr) & s->enabled & ~s->imr;
  28. best_level = 0;
  29. best = 64;
  30. if (active) {
  31. for (i = 0; i < 64; i++) {
  32. if ((active & 1) != 0 && s->icr[i] >= best_level) {
  33. best_level = s->icr[i];
  34. best = i;
  35. }
  36. active >>= 1;
  37. }
  38. }
  39. s->active_vector = ((best == 64) ? 24 : (best + 64));
  40. m68k_set_irq_level(s->env, best_level, s->active_vector);
  41. }
  42. static uint64_t mcf_intc_read(void *opaque, hwaddr addr,
  43. unsigned size)
  44. {
  45. int offset;
  46. mcf_intc_state *s = (mcf_intc_state *)opaque;
  47. offset = addr & 0xff;
  48. if (offset >= 0x40 && offset < 0x80) {
  49. return s->icr[offset - 0x40];
  50. }
  51. switch (offset) {
  52. case 0x00:
  53. return (uint32_t)(s->ipr >> 32);
  54. case 0x04:
  55. return (uint32_t)s->ipr;
  56. case 0x08:
  57. return (uint32_t)(s->imr >> 32);
  58. case 0x0c:
  59. return (uint32_t)s->imr;
  60. case 0x10:
  61. return (uint32_t)(s->ifr >> 32);
  62. case 0x14:
  63. return (uint32_t)s->ifr;
  64. case 0xe0: /* SWIACK. */
  65. return s->active_vector;
  66. case 0xe1: case 0xe2: case 0xe3: case 0xe4:
  67. case 0xe5: case 0xe6: case 0xe7:
  68. /* LnIACK */
  69. hw_error("mcf_intc_read: LnIACK not implemented\n");
  70. default:
  71. return 0;
  72. }
  73. }
  74. static void mcf_intc_write(void *opaque, hwaddr addr,
  75. uint64_t val, unsigned size)
  76. {
  77. int offset;
  78. mcf_intc_state *s = (mcf_intc_state *)opaque;
  79. offset = addr & 0xff;
  80. if (offset >= 0x40 && offset < 0x80) {
  81. int n = offset - 0x40;
  82. s->icr[n] = val;
  83. if (val == 0)
  84. s->enabled &= ~(1ull << n);
  85. else
  86. s->enabled |= (1ull << n);
  87. mcf_intc_update(s);
  88. return;
  89. }
  90. switch (offset) {
  91. case 0x00: case 0x04:
  92. /* Ignore IPR writes. */
  93. return;
  94. case 0x08:
  95. s->imr = (s->imr & 0xffffffff) | ((uint64_t)val << 32);
  96. break;
  97. case 0x0c:
  98. s->imr = (s->imr & 0xffffffff00000000ull) | (uint32_t)val;
  99. break;
  100. default:
  101. hw_error("mcf_intc_write: Bad write offset %d\n", offset);
  102. break;
  103. }
  104. mcf_intc_update(s);
  105. }
  106. static void mcf_intc_set_irq(void *opaque, int irq, int level)
  107. {
  108. mcf_intc_state *s = (mcf_intc_state *)opaque;
  109. if (irq >= 64)
  110. return;
  111. if (level)
  112. s->ipr |= 1ull << irq;
  113. else
  114. s->ipr &= ~(1ull << irq);
  115. mcf_intc_update(s);
  116. }
  117. static void mcf_intc_reset(mcf_intc_state *s)
  118. {
  119. s->imr = ~0ull;
  120. s->ipr = 0;
  121. s->ifr = 0;
  122. s->enabled = 0;
  123. memset(s->icr, 0, 64);
  124. s->active_vector = 24;
  125. }
  126. static const MemoryRegionOps mcf_intc_ops = {
  127. .read = mcf_intc_read,
  128. .write = mcf_intc_write,
  129. .endianness = DEVICE_NATIVE_ENDIAN,
  130. };
  131. qemu_irq *mcf_intc_init(MemoryRegion *sysmem,
  132. hwaddr base,
  133. CPUM68KState *env)
  134. {
  135. mcf_intc_state *s;
  136. s = g_malloc0(sizeof(mcf_intc_state));
  137. s->env = env;
  138. mcf_intc_reset(s);
  139. memory_region_init_io(&s->iomem, &mcf_intc_ops, s, "mcf", 0x100);
  140. memory_region_add_subregion(sysmem, base, &s->iomem);
  141. return qemu_allocate_irqs(mcf_intc_set_irq, s, 64);
  142. }