mcf5208.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /*
  2. * Motorola ColdFire MCF5208 SoC emulation.
  3. *
  4. * Copyright (c) 2007 CodeSourcery.
  5. *
  6. * This code is licensed under the GPL
  7. */
  8. #include "hw.h"
  9. #include "mcf.h"
  10. #include "qemu/timer.h"
  11. #include "ptimer.h"
  12. #include "sysemu/sysemu.h"
  13. #include "net/net.h"
  14. #include "boards.h"
  15. #include "loader.h"
  16. #include "elf.h"
  17. #include "exec/address-spaces.h"
  18. #define SYS_FREQ 66000000
  19. #define PCSR_EN 0x0001
  20. #define PCSR_RLD 0x0002
  21. #define PCSR_PIF 0x0004
  22. #define PCSR_PIE 0x0008
  23. #define PCSR_OVW 0x0010
  24. #define PCSR_DBG 0x0020
  25. #define PCSR_DOZE 0x0040
  26. #define PCSR_PRE_SHIFT 8
  27. #define PCSR_PRE_MASK 0x0f00
  28. typedef struct {
  29. MemoryRegion iomem;
  30. qemu_irq irq;
  31. ptimer_state *timer;
  32. uint16_t pcsr;
  33. uint16_t pmr;
  34. uint16_t pcntr;
  35. } m5208_timer_state;
  36. static void m5208_timer_update(m5208_timer_state *s)
  37. {
  38. if ((s->pcsr & (PCSR_PIE | PCSR_PIF)) == (PCSR_PIE | PCSR_PIF))
  39. qemu_irq_raise(s->irq);
  40. else
  41. qemu_irq_lower(s->irq);
  42. }
  43. static void m5208_timer_write(void *opaque, hwaddr offset,
  44. uint64_t value, unsigned size)
  45. {
  46. m5208_timer_state *s = (m5208_timer_state *)opaque;
  47. int prescale;
  48. int limit;
  49. switch (offset) {
  50. case 0:
  51. /* The PIF bit is set-to-clear. */
  52. if (value & PCSR_PIF) {
  53. s->pcsr &= ~PCSR_PIF;
  54. value &= ~PCSR_PIF;
  55. }
  56. /* Avoid frobbing the timer if we're just twiddling IRQ bits. */
  57. if (((s->pcsr ^ value) & ~PCSR_PIE) == 0) {
  58. s->pcsr = value;
  59. m5208_timer_update(s);
  60. return;
  61. }
  62. if (s->pcsr & PCSR_EN)
  63. ptimer_stop(s->timer);
  64. s->pcsr = value;
  65. prescale = 1 << ((s->pcsr & PCSR_PRE_MASK) >> PCSR_PRE_SHIFT);
  66. ptimer_set_freq(s->timer, (SYS_FREQ / 2) / prescale);
  67. if (s->pcsr & PCSR_RLD)
  68. limit = s->pmr;
  69. else
  70. limit = 0xffff;
  71. ptimer_set_limit(s->timer, limit, 0);
  72. if (s->pcsr & PCSR_EN)
  73. ptimer_run(s->timer, 0);
  74. break;
  75. case 2:
  76. s->pmr = value;
  77. s->pcsr &= ~PCSR_PIF;
  78. if ((s->pcsr & PCSR_RLD) == 0) {
  79. if (s->pcsr & PCSR_OVW)
  80. ptimer_set_count(s->timer, value);
  81. } else {
  82. ptimer_set_limit(s->timer, value, s->pcsr & PCSR_OVW);
  83. }
  84. break;
  85. case 4:
  86. break;
  87. default:
  88. hw_error("m5208_timer_write: Bad offset 0x%x\n", (int)offset);
  89. break;
  90. }
  91. m5208_timer_update(s);
  92. }
  93. static void m5208_timer_trigger(void *opaque)
  94. {
  95. m5208_timer_state *s = (m5208_timer_state *)opaque;
  96. s->pcsr |= PCSR_PIF;
  97. m5208_timer_update(s);
  98. }
  99. static uint64_t m5208_timer_read(void *opaque, hwaddr addr,
  100. unsigned size)
  101. {
  102. m5208_timer_state *s = (m5208_timer_state *)opaque;
  103. switch (addr) {
  104. case 0:
  105. return s->pcsr;
  106. case 2:
  107. return s->pmr;
  108. case 4:
  109. return ptimer_get_count(s->timer);
  110. default:
  111. hw_error("m5208_timer_read: Bad offset 0x%x\n", (int)addr);
  112. return 0;
  113. }
  114. }
  115. static const MemoryRegionOps m5208_timer_ops = {
  116. .read = m5208_timer_read,
  117. .write = m5208_timer_write,
  118. .endianness = DEVICE_NATIVE_ENDIAN,
  119. };
  120. static uint64_t m5208_sys_read(void *opaque, hwaddr addr,
  121. unsigned size)
  122. {
  123. switch (addr) {
  124. case 0x110: /* SDCS0 */
  125. {
  126. int n;
  127. for (n = 0; n < 32; n++) {
  128. if (ram_size < (2u << n))
  129. break;
  130. }
  131. return (n - 1) | 0x40000000;
  132. }
  133. case 0x114: /* SDCS1 */
  134. return 0;
  135. default:
  136. hw_error("m5208_sys_read: Bad offset 0x%x\n", (int)addr);
  137. return 0;
  138. }
  139. }
  140. static void m5208_sys_write(void *opaque, hwaddr addr,
  141. uint64_t value, unsigned size)
  142. {
  143. hw_error("m5208_sys_write: Bad offset 0x%x\n", (int)addr);
  144. }
  145. static const MemoryRegionOps m5208_sys_ops = {
  146. .read = m5208_sys_read,
  147. .write = m5208_sys_write,
  148. .endianness = DEVICE_NATIVE_ENDIAN,
  149. };
  150. static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic)
  151. {
  152. MemoryRegion *iomem = g_new(MemoryRegion, 1);
  153. m5208_timer_state *s;
  154. QEMUBH *bh;
  155. int i;
  156. /* SDRAMC. */
  157. memory_region_init_io(iomem, &m5208_sys_ops, NULL, "m5208-sys", 0x00004000);
  158. memory_region_add_subregion(address_space, 0xfc0a8000, iomem);
  159. /* Timers. */
  160. for (i = 0; i < 2; i++) {
  161. s = (m5208_timer_state *)g_malloc0(sizeof(m5208_timer_state));
  162. bh = qemu_bh_new(m5208_timer_trigger, s);
  163. s->timer = ptimer_init(bh);
  164. memory_region_init_io(&s->iomem, &m5208_timer_ops, s,
  165. "m5208-timer", 0x00004000);
  166. memory_region_add_subregion(address_space, 0xfc080000 + 0x4000 * i,
  167. &s->iomem);
  168. s->irq = pic[4 + i];
  169. }
  170. }
  171. static void mcf5208evb_init(QEMUMachineInitArgs *args)
  172. {
  173. ram_addr_t ram_size = args->ram_size;
  174. const char *cpu_model = args->cpu_model;
  175. const char *kernel_filename = args->kernel_filename;
  176. CPUM68KState *env;
  177. int kernel_size;
  178. uint64_t elf_entry;
  179. hwaddr entry;
  180. qemu_irq *pic;
  181. MemoryRegion *address_space_mem = get_system_memory();
  182. MemoryRegion *ram = g_new(MemoryRegion, 1);
  183. MemoryRegion *sram = g_new(MemoryRegion, 1);
  184. if (!cpu_model)
  185. cpu_model = "m5208";
  186. env = cpu_init(cpu_model);
  187. if (!env) {
  188. fprintf(stderr, "Unable to find m68k CPU definition\n");
  189. exit(1);
  190. }
  191. /* Initialize CPU registers. */
  192. env->vbr = 0;
  193. /* TODO: Configure BARs. */
  194. /* DRAM at 0x40000000 */
  195. memory_region_init_ram(ram, "mcf5208.ram", ram_size);
  196. vmstate_register_ram_global(ram);
  197. memory_region_add_subregion(address_space_mem, 0x40000000, ram);
  198. /* Internal SRAM. */
  199. memory_region_init_ram(sram, "mcf5208.sram", 16384);
  200. vmstate_register_ram_global(sram);
  201. memory_region_add_subregion(address_space_mem, 0x80000000, sram);
  202. /* Internal peripherals. */
  203. pic = mcf_intc_init(address_space_mem, 0xfc048000, env);
  204. mcf_uart_mm_init(address_space_mem, 0xfc060000, pic[26], serial_hds[0]);
  205. mcf_uart_mm_init(address_space_mem, 0xfc064000, pic[27], serial_hds[1]);
  206. mcf_uart_mm_init(address_space_mem, 0xfc068000, pic[28], serial_hds[2]);
  207. mcf5208_sys_init(address_space_mem, pic);
  208. if (nb_nics > 1) {
  209. fprintf(stderr, "Too many NICs\n");
  210. exit(1);
  211. }
  212. if (nd_table[0].used)
  213. mcf_fec_init(address_space_mem, &nd_table[0],
  214. 0xfc030000, pic + 36);
  215. /* 0xfc000000 SCM. */
  216. /* 0xfc004000 XBS. */
  217. /* 0xfc008000 FlexBus CS. */
  218. /* 0xfc030000 FEC. */
  219. /* 0xfc040000 SCM + Power management. */
  220. /* 0xfc044000 eDMA. */
  221. /* 0xfc048000 INTC. */
  222. /* 0xfc058000 I2C. */
  223. /* 0xfc05c000 QSPI. */
  224. /* 0xfc060000 UART0. */
  225. /* 0xfc064000 UART0. */
  226. /* 0xfc068000 UART0. */
  227. /* 0xfc070000 DMA timers. */
  228. /* 0xfc080000 PIT0. */
  229. /* 0xfc084000 PIT1. */
  230. /* 0xfc088000 EPORT. */
  231. /* 0xfc08c000 Watchdog. */
  232. /* 0xfc090000 clock module. */
  233. /* 0xfc0a0000 CCM + reset. */
  234. /* 0xfc0a4000 GPIO. */
  235. /* 0xfc0a8000 SDRAM controller. */
  236. /* Load kernel. */
  237. if (!kernel_filename) {
  238. fprintf(stderr, "Kernel image must be specified\n");
  239. exit(1);
  240. }
  241. kernel_size = load_elf(kernel_filename, NULL, NULL, &elf_entry,
  242. NULL, NULL, 1, ELF_MACHINE, 0);
  243. entry = elf_entry;
  244. if (kernel_size < 0) {
  245. kernel_size = load_uimage(kernel_filename, &entry, NULL, NULL);
  246. }
  247. if (kernel_size < 0) {
  248. kernel_size = load_image_targphys(kernel_filename, 0x40000000,
  249. ram_size);
  250. entry = 0x40000000;
  251. }
  252. if (kernel_size < 0) {
  253. fprintf(stderr, "qemu: could not load kernel '%s'\n", kernel_filename);
  254. exit(1);
  255. }
  256. env->pc = entry;
  257. }
  258. static QEMUMachine mcf5208evb_machine = {
  259. .name = "mcf5208evb",
  260. .desc = "MCF5206EVB",
  261. .init = mcf5208evb_init,
  262. .is_default = 1,
  263. DEFAULT_MACHINE_OPTIONS,
  264. };
  265. static void mcf5208evb_machine_init(void)
  266. {
  267. qemu_register_machine(&mcf5208evb_machine);
  268. }
  269. machine_init(mcf5208evb_machine_init);