lm32_boards.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /*
  2. * QEMU models for LatticeMico32 uclinux and evr32 boards.
  3. *
  4. * Copyright (c) 2010 Michael Walle <michael@walle.cc>
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License as published by the Free Software Foundation; either
  9. * version 2 of the License, or (at your option) any later version.
  10. *
  11. * This library is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "sysbus.h"
  20. #include "hw.h"
  21. #include "flash.h"
  22. #include "devices.h"
  23. #include "boards.h"
  24. #include "loader.h"
  25. #include "sysemu/blockdev.h"
  26. #include "elf.h"
  27. #include "lm32_hwsetup.h"
  28. #include "lm32.h"
  29. #include "exec/address-spaces.h"
  30. typedef struct {
  31. LM32CPU *cpu;
  32. hwaddr bootstrap_pc;
  33. hwaddr flash_base;
  34. hwaddr hwsetup_base;
  35. hwaddr initrd_base;
  36. size_t initrd_size;
  37. hwaddr cmdline_base;
  38. } ResetInfo;
  39. static void cpu_irq_handler(void *opaque, int irq, int level)
  40. {
  41. CPULM32State *env = opaque;
  42. if (level) {
  43. cpu_interrupt(env, CPU_INTERRUPT_HARD);
  44. } else {
  45. cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
  46. }
  47. }
  48. static void main_cpu_reset(void *opaque)
  49. {
  50. ResetInfo *reset_info = opaque;
  51. CPULM32State *env = &reset_info->cpu->env;
  52. cpu_reset(CPU(reset_info->cpu));
  53. /* init defaults */
  54. env->pc = (uint32_t)reset_info->bootstrap_pc;
  55. env->regs[R_R1] = (uint32_t)reset_info->hwsetup_base;
  56. env->regs[R_R2] = (uint32_t)reset_info->cmdline_base;
  57. env->regs[R_R3] = (uint32_t)reset_info->initrd_base;
  58. env->regs[R_R4] = (uint32_t)(reset_info->initrd_base +
  59. reset_info->initrd_size);
  60. env->eba = reset_info->flash_base;
  61. env->deba = reset_info->flash_base;
  62. }
  63. static void lm32_evr_init(QEMUMachineInitArgs *args)
  64. {
  65. const char *cpu_model = args->cpu_model;
  66. const char *kernel_filename = args->kernel_filename;
  67. LM32CPU *cpu;
  68. CPULM32State *env;
  69. DriveInfo *dinfo;
  70. MemoryRegion *address_space_mem = get_system_memory();
  71. MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
  72. qemu_irq *cpu_irq, irq[32];
  73. ResetInfo *reset_info;
  74. int i;
  75. /* memory map */
  76. hwaddr flash_base = 0x04000000;
  77. size_t flash_sector_size = 256 * 1024;
  78. size_t flash_size = 32 * 1024 * 1024;
  79. hwaddr ram_base = 0x08000000;
  80. size_t ram_size = 64 * 1024 * 1024;
  81. hwaddr timer0_base = 0x80002000;
  82. hwaddr uart0_base = 0x80006000;
  83. hwaddr timer1_base = 0x8000a000;
  84. int uart0_irq = 0;
  85. int timer0_irq = 1;
  86. int timer1_irq = 3;
  87. reset_info = g_malloc0(sizeof(ResetInfo));
  88. if (cpu_model == NULL) {
  89. cpu_model = "lm32-full";
  90. }
  91. cpu = cpu_lm32_init(cpu_model);
  92. env = &cpu->env;
  93. reset_info->cpu = cpu;
  94. reset_info->flash_base = flash_base;
  95. memory_region_init_ram(phys_ram, "lm32_evr.sdram", ram_size);
  96. vmstate_register_ram_global(phys_ram);
  97. memory_region_add_subregion(address_space_mem, ram_base, phys_ram);
  98. dinfo = drive_get(IF_PFLASH, 0, 0);
  99. /* Spansion S29NS128P */
  100. pflash_cfi02_register(flash_base, NULL, "lm32_evr.flash", flash_size,
  101. dinfo ? dinfo->bdrv : NULL, flash_sector_size,
  102. flash_size / flash_sector_size, 1, 2,
  103. 0x01, 0x7e, 0x43, 0x00, 0x555, 0x2aa, 1);
  104. /* create irq lines */
  105. cpu_irq = qemu_allocate_irqs(cpu_irq_handler, env, 1);
  106. env->pic_state = lm32_pic_init(*cpu_irq);
  107. for (i = 0; i < 32; i++) {
  108. irq[i] = qdev_get_gpio_in(env->pic_state, i);
  109. }
  110. sysbus_create_simple("lm32-uart", uart0_base, irq[uart0_irq]);
  111. sysbus_create_simple("lm32-timer", timer0_base, irq[timer0_irq]);
  112. sysbus_create_simple("lm32-timer", timer1_base, irq[timer1_irq]);
  113. /* make sure juart isn't the first chardev */
  114. env->juart_state = lm32_juart_init();
  115. reset_info->bootstrap_pc = flash_base;
  116. if (kernel_filename) {
  117. uint64_t entry;
  118. int kernel_size;
  119. kernel_size = load_elf(kernel_filename, NULL, NULL, &entry, NULL, NULL,
  120. 1, ELF_MACHINE, 0);
  121. reset_info->bootstrap_pc = entry;
  122. if (kernel_size < 0) {
  123. kernel_size = load_image_targphys(kernel_filename, ram_base,
  124. ram_size);
  125. reset_info->bootstrap_pc = ram_base;
  126. }
  127. if (kernel_size < 0) {
  128. fprintf(stderr, "qemu: could not load kernel '%s'\n",
  129. kernel_filename);
  130. exit(1);
  131. }
  132. }
  133. qemu_register_reset(main_cpu_reset, reset_info);
  134. }
  135. static void lm32_uclinux_init(QEMUMachineInitArgs *args)
  136. {
  137. const char *cpu_model = args->cpu_model;
  138. const char *kernel_filename = args->kernel_filename;
  139. const char *kernel_cmdline = args->kernel_cmdline;
  140. const char *initrd_filename = args->initrd_filename;
  141. LM32CPU *cpu;
  142. CPULM32State *env;
  143. DriveInfo *dinfo;
  144. MemoryRegion *address_space_mem = get_system_memory();
  145. MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
  146. qemu_irq *cpu_irq, irq[32];
  147. HWSetup *hw;
  148. ResetInfo *reset_info;
  149. int i;
  150. /* memory map */
  151. hwaddr flash_base = 0x04000000;
  152. size_t flash_sector_size = 256 * 1024;
  153. size_t flash_size = 32 * 1024 * 1024;
  154. hwaddr ram_base = 0x08000000;
  155. size_t ram_size = 64 * 1024 * 1024;
  156. hwaddr uart0_base = 0x80000000;
  157. hwaddr timer0_base = 0x80002000;
  158. hwaddr timer1_base = 0x80010000;
  159. hwaddr timer2_base = 0x80012000;
  160. int uart0_irq = 0;
  161. int timer0_irq = 1;
  162. int timer1_irq = 20;
  163. int timer2_irq = 21;
  164. hwaddr hwsetup_base = 0x0bffe000;
  165. hwaddr cmdline_base = 0x0bfff000;
  166. hwaddr initrd_base = 0x08400000;
  167. size_t initrd_max = 0x01000000;
  168. reset_info = g_malloc0(sizeof(ResetInfo));
  169. if (cpu_model == NULL) {
  170. cpu_model = "lm32-full";
  171. }
  172. cpu = cpu_lm32_init(cpu_model);
  173. env = &cpu->env;
  174. reset_info->cpu = cpu;
  175. reset_info->flash_base = flash_base;
  176. memory_region_init_ram(phys_ram, "lm32_uclinux.sdram", ram_size);
  177. vmstate_register_ram_global(phys_ram);
  178. memory_region_add_subregion(address_space_mem, ram_base, phys_ram);
  179. dinfo = drive_get(IF_PFLASH, 0, 0);
  180. /* Spansion S29NS128P */
  181. pflash_cfi02_register(flash_base, NULL, "lm32_uclinux.flash", flash_size,
  182. dinfo ? dinfo->bdrv : NULL, flash_sector_size,
  183. flash_size / flash_sector_size, 1, 2,
  184. 0x01, 0x7e, 0x43, 0x00, 0x555, 0x2aa, 1);
  185. /* create irq lines */
  186. cpu_irq = qemu_allocate_irqs(cpu_irq_handler, env, 1);
  187. env->pic_state = lm32_pic_init(*cpu_irq);
  188. for (i = 0; i < 32; i++) {
  189. irq[i] = qdev_get_gpio_in(env->pic_state, i);
  190. }
  191. sysbus_create_simple("lm32-uart", uart0_base, irq[uart0_irq]);
  192. sysbus_create_simple("lm32-timer", timer0_base, irq[timer0_irq]);
  193. sysbus_create_simple("lm32-timer", timer1_base, irq[timer1_irq]);
  194. sysbus_create_simple("lm32-timer", timer2_base, irq[timer2_irq]);
  195. /* make sure juart isn't the first chardev */
  196. env->juart_state = lm32_juart_init();
  197. reset_info->bootstrap_pc = flash_base;
  198. if (kernel_filename) {
  199. uint64_t entry;
  200. int kernel_size;
  201. kernel_size = load_elf(kernel_filename, NULL, NULL, &entry, NULL, NULL,
  202. 1, ELF_MACHINE, 0);
  203. reset_info->bootstrap_pc = entry;
  204. if (kernel_size < 0) {
  205. kernel_size = load_image_targphys(kernel_filename, ram_base,
  206. ram_size);
  207. reset_info->bootstrap_pc = ram_base;
  208. }
  209. if (kernel_size < 0) {
  210. fprintf(stderr, "qemu: could not load kernel '%s'\n",
  211. kernel_filename);
  212. exit(1);
  213. }
  214. }
  215. /* generate a rom with the hardware description */
  216. hw = hwsetup_init();
  217. hwsetup_add_cpu(hw, "LM32", 75000000);
  218. hwsetup_add_flash(hw, "flash", flash_base, flash_size);
  219. hwsetup_add_ddr_sdram(hw, "ddr_sdram", ram_base, ram_size);
  220. hwsetup_add_timer(hw, "timer0", timer0_base, timer0_irq);
  221. hwsetup_add_timer(hw, "timer1_dev_only", timer1_base, timer1_irq);
  222. hwsetup_add_timer(hw, "timer2_dev_only", timer2_base, timer2_irq);
  223. hwsetup_add_uart(hw, "uart", uart0_base, uart0_irq);
  224. hwsetup_add_trailer(hw);
  225. hwsetup_create_rom(hw, hwsetup_base);
  226. hwsetup_free(hw);
  227. reset_info->hwsetup_base = hwsetup_base;
  228. if (kernel_cmdline && strlen(kernel_cmdline)) {
  229. pstrcpy_targphys("cmdline", cmdline_base, TARGET_PAGE_SIZE,
  230. kernel_cmdline);
  231. reset_info->cmdline_base = cmdline_base;
  232. }
  233. if (initrd_filename) {
  234. size_t initrd_size;
  235. initrd_size = load_image_targphys(initrd_filename, initrd_base,
  236. initrd_max);
  237. reset_info->initrd_base = initrd_base;
  238. reset_info->initrd_size = initrd_size;
  239. }
  240. qemu_register_reset(main_cpu_reset, reset_info);
  241. }
  242. static QEMUMachine lm32_evr_machine = {
  243. .name = "lm32-evr",
  244. .desc = "LatticeMico32 EVR32 eval system",
  245. .init = lm32_evr_init,
  246. .is_default = 1,
  247. DEFAULT_MACHINE_OPTIONS,
  248. };
  249. static QEMUMachine lm32_uclinux_machine = {
  250. .name = "lm32-uclinux",
  251. .desc = "lm32 platform for uClinux and u-boot by Theobroma Systems",
  252. .init = lm32_uclinux_init,
  253. .is_default = 0,
  254. DEFAULT_MACHINE_OPTIONS,
  255. };
  256. static void lm32_machine_init(void)
  257. {
  258. qemu_register_machine(&lm32_uclinux_machine);
  259. qemu_register_machine(&lm32_evr_machine);
  260. }
  261. machine_init(lm32_machine_init);