ioapic_internal.h 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102
  1. /*
  2. * IOAPIC emulation logic - internal interfaces
  3. *
  4. * Copyright (c) 2004-2005 Fabrice Bellard
  5. * Copyright (c) 2009 Xiantao Zhang, Intel
  6. * Copyright (c) 2011 Jan Kiszka, Siemens AG
  7. *
  8. * This library is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU Lesser General Public
  10. * License as published by the Free Software Foundation; either
  11. * version 2 of the License, or (at your option) any later version.
  12. *
  13. * This library is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * Lesser General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU Lesser General Public
  19. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #ifndef QEMU_IOAPIC_INTERNAL_H
  22. #define QEMU_IOAPIC_INTERNAL_H
  23. #include "hw.h"
  24. #include "exec/memory.h"
  25. #include "sysbus.h"
  26. #define MAX_IOAPICS 1
  27. #define IOAPIC_VERSION 0x11
  28. #define IOAPIC_LVT_DEST_SHIFT 56
  29. #define IOAPIC_LVT_MASKED_SHIFT 16
  30. #define IOAPIC_LVT_TRIGGER_MODE_SHIFT 15
  31. #define IOAPIC_LVT_REMOTE_IRR_SHIFT 14
  32. #define IOAPIC_LVT_POLARITY_SHIFT 13
  33. #define IOAPIC_LVT_DELIV_STATUS_SHIFT 12
  34. #define IOAPIC_LVT_DEST_MODE_SHIFT 11
  35. #define IOAPIC_LVT_DELIV_MODE_SHIFT 8
  36. #define IOAPIC_LVT_MASKED (1 << IOAPIC_LVT_MASKED_SHIFT)
  37. #define IOAPIC_LVT_REMOTE_IRR (1 << IOAPIC_LVT_REMOTE_IRR_SHIFT)
  38. #define IOAPIC_TRIGGER_EDGE 0
  39. #define IOAPIC_TRIGGER_LEVEL 1
  40. /*io{apic,sapic} delivery mode*/
  41. #define IOAPIC_DM_FIXED 0x0
  42. #define IOAPIC_DM_LOWEST_PRIORITY 0x1
  43. #define IOAPIC_DM_PMI 0x2
  44. #define IOAPIC_DM_NMI 0x4
  45. #define IOAPIC_DM_INIT 0x5
  46. #define IOAPIC_DM_SIPI 0x6
  47. #define IOAPIC_DM_EXTINT 0x7
  48. #define IOAPIC_DM_MASK 0x7
  49. #define IOAPIC_VECTOR_MASK 0xff
  50. #define IOAPIC_IOREGSEL 0x00
  51. #define IOAPIC_IOWIN 0x10
  52. #define IOAPIC_REG_ID 0x00
  53. #define IOAPIC_REG_VER 0x01
  54. #define IOAPIC_REG_ARB 0x02
  55. #define IOAPIC_REG_REDTBL_BASE 0x10
  56. #define IOAPIC_ID 0x00
  57. #define IOAPIC_ID_SHIFT 24
  58. #define IOAPIC_ID_MASK 0xf
  59. #define IOAPIC_VER_ENTRIES_SHIFT 16
  60. typedef struct IOAPICCommonState IOAPICCommonState;
  61. #define TYPE_IOAPIC_COMMON "ioapic-common"
  62. #define IOAPIC_COMMON(obj) \
  63. OBJECT_CHECK(IOAPICCommonState, (obj), TYPE_IOAPIC_COMMON)
  64. #define IOAPIC_COMMON_CLASS(klass) \
  65. OBJECT_CLASS_CHECK(IOAPICCommonClass, (klass), TYPE_IOAPIC_COMMON)
  66. #define IOAPIC_COMMON_GET_CLASS(obj) \
  67. OBJECT_GET_CLASS(IOAPICCommonClass, (obj), TYPE_IOAPIC_COMMON)
  68. typedef struct IOAPICCommonClass {
  69. SysBusDeviceClass parent_class;
  70. void (*init)(IOAPICCommonState *s, int instance_no);
  71. void (*pre_save)(IOAPICCommonState *s);
  72. void (*post_load)(IOAPICCommonState *s);
  73. } IOAPICCommonClass;
  74. struct IOAPICCommonState {
  75. SysBusDevice busdev;
  76. MemoryRegion io_memory;
  77. uint8_t id;
  78. uint8_t ioregsel;
  79. uint32_t irr;
  80. uint64_t ioredtbl[IOAPIC_NUM_PINS];
  81. };
  82. void ioapic_reset_common(DeviceState *dev);
  83. #endif /* !QEMU_IOAPIC_INTERNAL_H */