integratorcp.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566
  1. /*
  2. * ARM Integrator CP System emulation.
  3. *
  4. * Copyright (c) 2005-2007 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GPL
  8. */
  9. #include "sysbus.h"
  10. #include "devices.h"
  11. #include "boards.h"
  12. #include "arm-misc.h"
  13. #include "net/net.h"
  14. #include "exec/address-spaces.h"
  15. #include "sysemu/sysemu.h"
  16. typedef struct {
  17. SysBusDevice busdev;
  18. MemoryRegion iomem;
  19. uint32_t memsz;
  20. MemoryRegion flash;
  21. uint32_t cm_osc;
  22. uint32_t cm_ctrl;
  23. uint32_t cm_lock;
  24. uint32_t cm_auxosc;
  25. uint32_t cm_sdram;
  26. uint32_t cm_init;
  27. uint32_t cm_flags;
  28. uint32_t cm_nvflags;
  29. uint32_t int_level;
  30. uint32_t irq_enabled;
  31. uint32_t fiq_enabled;
  32. } integratorcm_state;
  33. static uint8_t integrator_spd[128] = {
  34. 128, 8, 4, 11, 9, 1, 64, 0, 2, 0xa0, 0xa0, 0, 0, 8, 0, 1,
  35. 0xe, 4, 0x1c, 1, 2, 0x20, 0xc0, 0, 0, 0, 0, 0x30, 0x28, 0x30, 0x28, 0x40
  36. };
  37. static uint64_t integratorcm_read(void *opaque, hwaddr offset,
  38. unsigned size)
  39. {
  40. integratorcm_state *s = (integratorcm_state *)opaque;
  41. if (offset >= 0x100 && offset < 0x200) {
  42. /* CM_SPD */
  43. if (offset >= 0x180)
  44. return 0;
  45. return integrator_spd[offset >> 2];
  46. }
  47. switch (offset >> 2) {
  48. case 0: /* CM_ID */
  49. return 0x411a3001;
  50. case 1: /* CM_PROC */
  51. return 0;
  52. case 2: /* CM_OSC */
  53. return s->cm_osc;
  54. case 3: /* CM_CTRL */
  55. return s->cm_ctrl;
  56. case 4: /* CM_STAT */
  57. return 0x00100000;
  58. case 5: /* CM_LOCK */
  59. if (s->cm_lock == 0xa05f) {
  60. return 0x1a05f;
  61. } else {
  62. return s->cm_lock;
  63. }
  64. case 6: /* CM_LMBUSCNT */
  65. /* ??? High frequency timer. */
  66. hw_error("integratorcm_read: CM_LMBUSCNT");
  67. case 7: /* CM_AUXOSC */
  68. return s->cm_auxosc;
  69. case 8: /* CM_SDRAM */
  70. return s->cm_sdram;
  71. case 9: /* CM_INIT */
  72. return s->cm_init;
  73. case 10: /* CM_REFCT */
  74. /* ??? High frequency timer. */
  75. hw_error("integratorcm_read: CM_REFCT");
  76. case 12: /* CM_FLAGS */
  77. return s->cm_flags;
  78. case 14: /* CM_NVFLAGS */
  79. return s->cm_nvflags;
  80. case 16: /* CM_IRQ_STAT */
  81. return s->int_level & s->irq_enabled;
  82. case 17: /* CM_IRQ_RSTAT */
  83. return s->int_level;
  84. case 18: /* CM_IRQ_ENSET */
  85. return s->irq_enabled;
  86. case 20: /* CM_SOFT_INTSET */
  87. return s->int_level & 1;
  88. case 24: /* CM_FIQ_STAT */
  89. return s->int_level & s->fiq_enabled;
  90. case 25: /* CM_FIQ_RSTAT */
  91. return s->int_level;
  92. case 26: /* CM_FIQ_ENSET */
  93. return s->fiq_enabled;
  94. case 32: /* CM_VOLTAGE_CTL0 */
  95. case 33: /* CM_VOLTAGE_CTL1 */
  96. case 34: /* CM_VOLTAGE_CTL2 */
  97. case 35: /* CM_VOLTAGE_CTL3 */
  98. /* ??? Voltage control unimplemented. */
  99. return 0;
  100. default:
  101. hw_error("integratorcm_read: Unimplemented offset 0x%x\n",
  102. (int)offset);
  103. return 0;
  104. }
  105. }
  106. static void integratorcm_do_remap(integratorcm_state *s)
  107. {
  108. /* Sync memory region state with CM_CTRL REMAP bit:
  109. * bit 0 => flash at address 0; bit 1 => RAM
  110. */
  111. memory_region_set_enabled(&s->flash, !(s->cm_ctrl & 4));
  112. }
  113. static void integratorcm_set_ctrl(integratorcm_state *s, uint32_t value)
  114. {
  115. if (value & 8) {
  116. qemu_system_reset_request();
  117. }
  118. if ((s->cm_ctrl ^ value) & 1) {
  119. /* (value & 1) != 0 means the green "MISC LED" is lit.
  120. * We don't have any nice place to display LEDs. printf is a bad
  121. * idea because Linux uses the LED as a heartbeat and the output
  122. * will swamp anything else on the terminal.
  123. */
  124. }
  125. /* Note that the RESET bit [3] always reads as zero */
  126. s->cm_ctrl = (s->cm_ctrl & ~5) | (value & 5);
  127. integratorcm_do_remap(s);
  128. }
  129. static void integratorcm_update(integratorcm_state *s)
  130. {
  131. /* ??? The CPU irq/fiq is raised when either the core module or base PIC
  132. are active. */
  133. if (s->int_level & (s->irq_enabled | s->fiq_enabled))
  134. hw_error("Core module interrupt\n");
  135. }
  136. static void integratorcm_write(void *opaque, hwaddr offset,
  137. uint64_t value, unsigned size)
  138. {
  139. integratorcm_state *s = (integratorcm_state *)opaque;
  140. switch (offset >> 2) {
  141. case 2: /* CM_OSC */
  142. if (s->cm_lock == 0xa05f)
  143. s->cm_osc = value;
  144. break;
  145. case 3: /* CM_CTRL */
  146. integratorcm_set_ctrl(s, value);
  147. break;
  148. case 5: /* CM_LOCK */
  149. s->cm_lock = value & 0xffff;
  150. break;
  151. case 7: /* CM_AUXOSC */
  152. if (s->cm_lock == 0xa05f)
  153. s->cm_auxosc = value;
  154. break;
  155. case 8: /* CM_SDRAM */
  156. s->cm_sdram = value;
  157. break;
  158. case 9: /* CM_INIT */
  159. /* ??? This can change the memory bus frequency. */
  160. s->cm_init = value;
  161. break;
  162. case 12: /* CM_FLAGSS */
  163. s->cm_flags |= value;
  164. break;
  165. case 13: /* CM_FLAGSC */
  166. s->cm_flags &= ~value;
  167. break;
  168. case 14: /* CM_NVFLAGSS */
  169. s->cm_nvflags |= value;
  170. break;
  171. case 15: /* CM_NVFLAGSS */
  172. s->cm_nvflags &= ~value;
  173. break;
  174. case 18: /* CM_IRQ_ENSET */
  175. s->irq_enabled |= value;
  176. integratorcm_update(s);
  177. break;
  178. case 19: /* CM_IRQ_ENCLR */
  179. s->irq_enabled &= ~value;
  180. integratorcm_update(s);
  181. break;
  182. case 20: /* CM_SOFT_INTSET */
  183. s->int_level |= (value & 1);
  184. integratorcm_update(s);
  185. break;
  186. case 21: /* CM_SOFT_INTCLR */
  187. s->int_level &= ~(value & 1);
  188. integratorcm_update(s);
  189. break;
  190. case 26: /* CM_FIQ_ENSET */
  191. s->fiq_enabled |= value;
  192. integratorcm_update(s);
  193. break;
  194. case 27: /* CM_FIQ_ENCLR */
  195. s->fiq_enabled &= ~value;
  196. integratorcm_update(s);
  197. break;
  198. case 32: /* CM_VOLTAGE_CTL0 */
  199. case 33: /* CM_VOLTAGE_CTL1 */
  200. case 34: /* CM_VOLTAGE_CTL2 */
  201. case 35: /* CM_VOLTAGE_CTL3 */
  202. /* ??? Voltage control unimplemented. */
  203. break;
  204. default:
  205. hw_error("integratorcm_write: Unimplemented offset 0x%x\n",
  206. (int)offset);
  207. break;
  208. }
  209. }
  210. /* Integrator/CM control registers. */
  211. static const MemoryRegionOps integratorcm_ops = {
  212. .read = integratorcm_read,
  213. .write = integratorcm_write,
  214. .endianness = DEVICE_NATIVE_ENDIAN,
  215. };
  216. static int integratorcm_init(SysBusDevice *dev)
  217. {
  218. integratorcm_state *s = FROM_SYSBUS(integratorcm_state, dev);
  219. s->cm_osc = 0x01000048;
  220. /* ??? What should the high bits of this value be? */
  221. s->cm_auxosc = 0x0007feff;
  222. s->cm_sdram = 0x00011122;
  223. if (s->memsz >= 256) {
  224. integrator_spd[31] = 64;
  225. s->cm_sdram |= 0x10;
  226. } else if (s->memsz >= 128) {
  227. integrator_spd[31] = 32;
  228. s->cm_sdram |= 0x0c;
  229. } else if (s->memsz >= 64) {
  230. integrator_spd[31] = 16;
  231. s->cm_sdram |= 0x08;
  232. } else if (s->memsz >= 32) {
  233. integrator_spd[31] = 4;
  234. s->cm_sdram |= 0x04;
  235. } else {
  236. integrator_spd[31] = 2;
  237. }
  238. memcpy(integrator_spd + 73, "QEMU-MEMORY", 11);
  239. s->cm_init = 0x00000112;
  240. memory_region_init_ram(&s->flash, "integrator.flash", 0x100000);
  241. vmstate_register_ram_global(&s->flash);
  242. memory_region_init_io(&s->iomem, &integratorcm_ops, s,
  243. "integratorcm", 0x00800000);
  244. sysbus_init_mmio(dev, &s->iomem);
  245. integratorcm_do_remap(s);
  246. /* ??? Save/restore. */
  247. return 0;
  248. }
  249. /* Integrator/CP hardware emulation. */
  250. /* Primary interrupt controller. */
  251. typedef struct icp_pic_state
  252. {
  253. SysBusDevice busdev;
  254. MemoryRegion iomem;
  255. uint32_t level;
  256. uint32_t irq_enabled;
  257. uint32_t fiq_enabled;
  258. qemu_irq parent_irq;
  259. qemu_irq parent_fiq;
  260. } icp_pic_state;
  261. static void icp_pic_update(icp_pic_state *s)
  262. {
  263. uint32_t flags;
  264. flags = (s->level & s->irq_enabled);
  265. qemu_set_irq(s->parent_irq, flags != 0);
  266. flags = (s->level & s->fiq_enabled);
  267. qemu_set_irq(s->parent_fiq, flags != 0);
  268. }
  269. static void icp_pic_set_irq(void *opaque, int irq, int level)
  270. {
  271. icp_pic_state *s = (icp_pic_state *)opaque;
  272. if (level)
  273. s->level |= 1 << irq;
  274. else
  275. s->level &= ~(1 << irq);
  276. icp_pic_update(s);
  277. }
  278. static uint64_t icp_pic_read(void *opaque, hwaddr offset,
  279. unsigned size)
  280. {
  281. icp_pic_state *s = (icp_pic_state *)opaque;
  282. switch (offset >> 2) {
  283. case 0: /* IRQ_STATUS */
  284. return s->level & s->irq_enabled;
  285. case 1: /* IRQ_RAWSTAT */
  286. return s->level;
  287. case 2: /* IRQ_ENABLESET */
  288. return s->irq_enabled;
  289. case 4: /* INT_SOFTSET */
  290. return s->level & 1;
  291. case 8: /* FRQ_STATUS */
  292. return s->level & s->fiq_enabled;
  293. case 9: /* FRQ_RAWSTAT */
  294. return s->level;
  295. case 10: /* FRQ_ENABLESET */
  296. return s->fiq_enabled;
  297. case 3: /* IRQ_ENABLECLR */
  298. case 5: /* INT_SOFTCLR */
  299. case 11: /* FRQ_ENABLECLR */
  300. default:
  301. printf ("icp_pic_read: Bad register offset 0x%x\n", (int)offset);
  302. return 0;
  303. }
  304. }
  305. static void icp_pic_write(void *opaque, hwaddr offset,
  306. uint64_t value, unsigned size)
  307. {
  308. icp_pic_state *s = (icp_pic_state *)opaque;
  309. switch (offset >> 2) {
  310. case 2: /* IRQ_ENABLESET */
  311. s->irq_enabled |= value;
  312. break;
  313. case 3: /* IRQ_ENABLECLR */
  314. s->irq_enabled &= ~value;
  315. break;
  316. case 4: /* INT_SOFTSET */
  317. if (value & 1)
  318. icp_pic_set_irq(s, 0, 1);
  319. break;
  320. case 5: /* INT_SOFTCLR */
  321. if (value & 1)
  322. icp_pic_set_irq(s, 0, 0);
  323. break;
  324. case 10: /* FRQ_ENABLESET */
  325. s->fiq_enabled |= value;
  326. break;
  327. case 11: /* FRQ_ENABLECLR */
  328. s->fiq_enabled &= ~value;
  329. break;
  330. case 0: /* IRQ_STATUS */
  331. case 1: /* IRQ_RAWSTAT */
  332. case 8: /* FRQ_STATUS */
  333. case 9: /* FRQ_RAWSTAT */
  334. default:
  335. printf ("icp_pic_write: Bad register offset 0x%x\n", (int)offset);
  336. return;
  337. }
  338. icp_pic_update(s);
  339. }
  340. static const MemoryRegionOps icp_pic_ops = {
  341. .read = icp_pic_read,
  342. .write = icp_pic_write,
  343. .endianness = DEVICE_NATIVE_ENDIAN,
  344. };
  345. static int icp_pic_init(SysBusDevice *dev)
  346. {
  347. icp_pic_state *s = FROM_SYSBUS(icp_pic_state, dev);
  348. qdev_init_gpio_in(&dev->qdev, icp_pic_set_irq, 32);
  349. sysbus_init_irq(dev, &s->parent_irq);
  350. sysbus_init_irq(dev, &s->parent_fiq);
  351. memory_region_init_io(&s->iomem, &icp_pic_ops, s, "icp-pic", 0x00800000);
  352. sysbus_init_mmio(dev, &s->iomem);
  353. return 0;
  354. }
  355. /* CP control registers. */
  356. static uint64_t icp_control_read(void *opaque, hwaddr offset,
  357. unsigned size)
  358. {
  359. switch (offset >> 2) {
  360. case 0: /* CP_IDFIELD */
  361. return 0x41034003;
  362. case 1: /* CP_FLASHPROG */
  363. return 0;
  364. case 2: /* CP_INTREG */
  365. return 0;
  366. case 3: /* CP_DECODE */
  367. return 0x11;
  368. default:
  369. hw_error("icp_control_read: Bad offset %x\n", (int)offset);
  370. return 0;
  371. }
  372. }
  373. static void icp_control_write(void *opaque, hwaddr offset,
  374. uint64_t value, unsigned size)
  375. {
  376. switch (offset >> 2) {
  377. case 1: /* CP_FLASHPROG */
  378. case 2: /* CP_INTREG */
  379. case 3: /* CP_DECODE */
  380. /* Nothing interesting implemented yet. */
  381. break;
  382. default:
  383. hw_error("icp_control_write: Bad offset %x\n", (int)offset);
  384. }
  385. }
  386. static const MemoryRegionOps icp_control_ops = {
  387. .read = icp_control_read,
  388. .write = icp_control_write,
  389. .endianness = DEVICE_NATIVE_ENDIAN,
  390. };
  391. static void icp_control_init(hwaddr base)
  392. {
  393. MemoryRegion *io;
  394. io = (MemoryRegion *)g_malloc0(sizeof(MemoryRegion));
  395. memory_region_init_io(io, &icp_control_ops, NULL,
  396. "control", 0x00800000);
  397. memory_region_add_subregion(get_system_memory(), base, io);
  398. /* ??? Save/restore. */
  399. }
  400. /* Board init. */
  401. static struct arm_boot_info integrator_binfo = {
  402. .loader_start = 0x0,
  403. .board_id = 0x113,
  404. };
  405. static void integratorcp_init(QEMUMachineInitArgs *args)
  406. {
  407. ram_addr_t ram_size = args->ram_size;
  408. const char *cpu_model = args->cpu_model;
  409. const char *kernel_filename = args->kernel_filename;
  410. const char *kernel_cmdline = args->kernel_cmdline;
  411. const char *initrd_filename = args->initrd_filename;
  412. ARMCPU *cpu;
  413. MemoryRegion *address_space_mem = get_system_memory();
  414. MemoryRegion *ram = g_new(MemoryRegion, 1);
  415. MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
  416. qemu_irq pic[32];
  417. qemu_irq *cpu_pic;
  418. DeviceState *dev;
  419. int i;
  420. if (!cpu_model) {
  421. cpu_model = "arm926";
  422. }
  423. cpu = cpu_arm_init(cpu_model);
  424. if (!cpu) {
  425. fprintf(stderr, "Unable to find CPU definition\n");
  426. exit(1);
  427. }
  428. memory_region_init_ram(ram, "integrator.ram", ram_size);
  429. vmstate_register_ram_global(ram);
  430. /* ??? On a real system the first 1Mb is mapped as SSRAM or boot flash. */
  431. /* ??? RAM should repeat to fill physical memory space. */
  432. /* SDRAM at address zero*/
  433. memory_region_add_subregion(address_space_mem, 0, ram);
  434. /* And again at address 0x80000000 */
  435. memory_region_init_alias(ram_alias, "ram.alias", ram, 0, ram_size);
  436. memory_region_add_subregion(address_space_mem, 0x80000000, ram_alias);
  437. dev = qdev_create(NULL, "integrator_core");
  438. qdev_prop_set_uint32(dev, "memsz", ram_size >> 20);
  439. qdev_init_nofail(dev);
  440. sysbus_mmio_map((SysBusDevice *)dev, 0, 0x10000000);
  441. cpu_pic = arm_pic_init_cpu(cpu);
  442. dev = sysbus_create_varargs("integrator_pic", 0x14000000,
  443. cpu_pic[ARM_PIC_CPU_IRQ],
  444. cpu_pic[ARM_PIC_CPU_FIQ], NULL);
  445. for (i = 0; i < 32; i++) {
  446. pic[i] = qdev_get_gpio_in(dev, i);
  447. }
  448. sysbus_create_simple("integrator_pic", 0xca000000, pic[26]);
  449. sysbus_create_varargs("integrator_pit", 0x13000000,
  450. pic[5], pic[6], pic[7], NULL);
  451. sysbus_create_simple("pl031", 0x15000000, pic[8]);
  452. sysbus_create_simple("pl011", 0x16000000, pic[1]);
  453. sysbus_create_simple("pl011", 0x17000000, pic[2]);
  454. icp_control_init(0xcb000000);
  455. sysbus_create_simple("pl050_keyboard", 0x18000000, pic[3]);
  456. sysbus_create_simple("pl050_mouse", 0x19000000, pic[4]);
  457. sysbus_create_varargs("pl181", 0x1c000000, pic[23], pic[24], NULL);
  458. if (nd_table[0].used)
  459. smc91c111_init(&nd_table[0], 0xc8000000, pic[27]);
  460. sysbus_create_simple("pl110", 0xc0000000, pic[22]);
  461. integrator_binfo.ram_size = ram_size;
  462. integrator_binfo.kernel_filename = kernel_filename;
  463. integrator_binfo.kernel_cmdline = kernel_cmdline;
  464. integrator_binfo.initrd_filename = initrd_filename;
  465. arm_load_kernel(cpu, &integrator_binfo);
  466. }
  467. static QEMUMachine integratorcp_machine = {
  468. .name = "integratorcp",
  469. .desc = "ARM Integrator/CP (ARM926EJ-S)",
  470. .init = integratorcp_init,
  471. .is_default = 1,
  472. DEFAULT_MACHINE_OPTIONS,
  473. };
  474. static void integratorcp_machine_init(void)
  475. {
  476. qemu_register_machine(&integratorcp_machine);
  477. }
  478. machine_init(integratorcp_machine_init);
  479. static Property core_properties[] = {
  480. DEFINE_PROP_UINT32("memsz", integratorcm_state, memsz, 0),
  481. DEFINE_PROP_END_OF_LIST(),
  482. };
  483. static void core_class_init(ObjectClass *klass, void *data)
  484. {
  485. DeviceClass *dc = DEVICE_CLASS(klass);
  486. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  487. k->init = integratorcm_init;
  488. dc->props = core_properties;
  489. }
  490. static const TypeInfo core_info = {
  491. .name = "integrator_core",
  492. .parent = TYPE_SYS_BUS_DEVICE,
  493. .instance_size = sizeof(integratorcm_state),
  494. .class_init = core_class_init,
  495. };
  496. static void icp_pic_class_init(ObjectClass *klass, void *data)
  497. {
  498. SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
  499. sdc->init = icp_pic_init;
  500. }
  501. static const TypeInfo icp_pic_info = {
  502. .name = "integrator_pic",
  503. .parent = TYPE_SYS_BUS_DEVICE,
  504. .instance_size = sizeof(icp_pic_state),
  505. .class_init = icp_pic_class_init,
  506. };
  507. static void integratorcp_register_types(void)
  508. {
  509. type_register_static(&icp_pic_info);
  510. type_register_static(&core_info);
  511. }
  512. type_init(integratorcp_register_types)