2
0

imx_timer.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689
  1. /*
  2. * IMX31 Timer
  3. *
  4. * Copyright (c) 2008 OK Labs
  5. * Copyright (c) 2011 NICTA Pty Ltd
  6. * Originally written by Hans Jiang
  7. * Updated by Peter Chubb
  8. *
  9. * This code is licensed under GPL version 2 or later. See
  10. * the COPYING file in the top-level directory.
  11. *
  12. */
  13. #include "hw.h"
  14. #include "qemu/timer.h"
  15. #include "ptimer.h"
  16. #include "sysbus.h"
  17. #include "imx.h"
  18. //#define DEBUG_TIMER 1
  19. #ifdef DEBUG_TIMER
  20. # define DPRINTF(fmt, args...) \
  21. do { printf("imx_timer: " fmt , ##args); } while (0)
  22. #else
  23. # define DPRINTF(fmt, args...) do {} while (0)
  24. #endif
  25. /*
  26. * Define to 1 for messages about attempts to
  27. * access unimplemented registers or similar.
  28. */
  29. #define DEBUG_IMPLEMENTATION 1
  30. #if DEBUG_IMPLEMENTATION
  31. # define IPRINTF(fmt, args...) \
  32. do { fprintf(stderr, "imx_timer: " fmt, ##args); } while (0)
  33. #else
  34. # define IPRINTF(fmt, args...) do {} while (0)
  35. #endif
  36. /*
  37. * GPT : General purpose timer
  38. *
  39. * This timer counts up continuously while it is enabled, resetting itself
  40. * to 0 when it reaches TIMER_MAX (in freerun mode) or when it
  41. * reaches the value of ocr1 (in periodic mode). WE simulate this using a
  42. * QEMU ptimer counting down from ocr1 and reloading from ocr1 in
  43. * periodic mode, or counting from ocr1 to zero, then TIMER_MAX - ocr1.
  44. * waiting_rov is set when counting from TIMER_MAX.
  45. *
  46. * In the real hardware, there are three comparison registers that can
  47. * trigger interrupts, and compare channel 1 can be used to
  48. * force-reset the timer. However, this is a `bare-bones'
  49. * implementation: only what Linux 3.x uses has been implemented
  50. * (free-running timer from 0 to OCR1 or TIMER_MAX) .
  51. */
  52. #define TIMER_MAX 0XFFFFFFFFUL
  53. /* Control register. Not all of these bits have any effect (yet) */
  54. #define GPT_CR_EN (1 << 0) /* GPT Enable */
  55. #define GPT_CR_ENMOD (1 << 1) /* GPT Enable Mode */
  56. #define GPT_CR_DBGEN (1 << 2) /* GPT Debug mode enable */
  57. #define GPT_CR_WAITEN (1 << 3) /* GPT Wait Mode Enable */
  58. #define GPT_CR_DOZEN (1 << 4) /* GPT Doze mode enable */
  59. #define GPT_CR_STOPEN (1 << 5) /* GPT Stop Mode Enable */
  60. #define GPT_CR_CLKSRC_SHIFT (6)
  61. #define GPT_CR_CLKSRC_MASK (0x7)
  62. #define GPT_CR_FRR (1 << 9) /* Freerun or Restart */
  63. #define GPT_CR_SWR (1 << 15) /* Software Reset */
  64. #define GPT_CR_IM1 (3 << 16) /* Input capture channel 1 mode (2 bits) */
  65. #define GPT_CR_IM2 (3 << 18) /* Input capture channel 2 mode (2 bits) */
  66. #define GPT_CR_OM1 (7 << 20) /* Output Compare Channel 1 Mode (3 bits) */
  67. #define GPT_CR_OM2 (7 << 23) /* Output Compare Channel 2 Mode (3 bits) */
  68. #define GPT_CR_OM3 (7 << 26) /* Output Compare Channel 3 Mode (3 bits) */
  69. #define GPT_CR_FO1 (1 << 29) /* Force Output Compare Channel 1 */
  70. #define GPT_CR_FO2 (1 << 30) /* Force Output Compare Channel 2 */
  71. #define GPT_CR_FO3 (1 << 31) /* Force Output Compare Channel 3 */
  72. #define GPT_SR_OF1 (1 << 0)
  73. #define GPT_SR_ROV (1 << 5)
  74. #define GPT_IR_OF1IE (1 << 0)
  75. #define GPT_IR_ROVIE (1 << 5)
  76. typedef struct {
  77. SysBusDevice busdev;
  78. ptimer_state *timer;
  79. MemoryRegion iomem;
  80. DeviceState *ccm;
  81. uint32_t cr;
  82. uint32_t pr;
  83. uint32_t sr;
  84. uint32_t ir;
  85. uint32_t ocr1;
  86. uint32_t cnt;
  87. uint32_t waiting_rov;
  88. qemu_irq irq;
  89. } IMXTimerGState;
  90. static const VMStateDescription vmstate_imx_timerg = {
  91. .name = "imx-timerg",
  92. .version_id = 1,
  93. .minimum_version_id = 1,
  94. .minimum_version_id_old = 1,
  95. .fields = (VMStateField[]) {
  96. VMSTATE_UINT32(cr, IMXTimerGState),
  97. VMSTATE_UINT32(pr, IMXTimerGState),
  98. VMSTATE_UINT32(sr, IMXTimerGState),
  99. VMSTATE_UINT32(ir, IMXTimerGState),
  100. VMSTATE_UINT32(ocr1, IMXTimerGState),
  101. VMSTATE_UINT32(cnt, IMXTimerGState),
  102. VMSTATE_UINT32(waiting_rov, IMXTimerGState),
  103. VMSTATE_PTIMER(timer, IMXTimerGState),
  104. VMSTATE_END_OF_LIST()
  105. }
  106. };
  107. static const IMXClk imx_timerg_clocks[] = {
  108. NOCLK, /* 000 No clock source */
  109. IPG, /* 001 ipg_clk, 532MHz*/
  110. IPG, /* 010 ipg_clk_highfreq */
  111. NOCLK, /* 011 not defined */
  112. CLK_32k, /* 100 ipg_clk_32k */
  113. NOCLK, /* 101 not defined */
  114. NOCLK, /* 110 not defined */
  115. NOCLK, /* 111 not defined */
  116. };
  117. static void imx_timerg_set_freq(IMXTimerGState *s)
  118. {
  119. int clksrc;
  120. uint32_t freq;
  121. clksrc = (s->cr >> GPT_CR_CLKSRC_SHIFT) & GPT_CR_CLKSRC_MASK;
  122. freq = imx_clock_frequency(s->ccm, imx_timerg_clocks[clksrc]) / (1 + s->pr);
  123. DPRINTF("Setting gtimer clksrc %d to frequency %d\n", clksrc, freq);
  124. if (freq) {
  125. ptimer_set_freq(s->timer, freq);
  126. }
  127. }
  128. static void imx_timerg_update(IMXTimerGState *s)
  129. {
  130. uint32_t flags = s->sr & s->ir & (GPT_SR_OF1 | GPT_SR_ROV);
  131. DPRINTF("g-timer SR: %s %s IR=%s %s, %s\n",
  132. s->sr & GPT_SR_OF1 ? "OF1" : "",
  133. s->sr & GPT_SR_ROV ? "ROV" : "",
  134. s->ir & GPT_SR_OF1 ? "OF1" : "",
  135. s->ir & GPT_SR_ROV ? "ROV" : "",
  136. s->cr & GPT_CR_EN ? "CR_EN" : "Not Enabled");
  137. qemu_set_irq(s->irq, (s->cr & GPT_CR_EN) && flags);
  138. }
  139. static uint32_t imx_timerg_update_counts(IMXTimerGState *s)
  140. {
  141. uint64_t target = s->waiting_rov ? TIMER_MAX : s->ocr1;
  142. uint64_t cnt = ptimer_get_count(s->timer);
  143. s->cnt = target - cnt;
  144. return s->cnt;
  145. }
  146. static void imx_timerg_reload(IMXTimerGState *s, uint32_t timeout)
  147. {
  148. uint64_t diff_cnt;
  149. if (!(s->cr & GPT_CR_FRR)) {
  150. IPRINTF("IMX_timerg_reload --- called in reset-mode\n");
  151. return;
  152. }
  153. /*
  154. * For small timeouts, qemu sometimes runs too slow.
  155. * Better deliver a late interrupt than none.
  156. *
  157. * In Reset mode (FRR bit clear)
  158. * the ptimer reloads itself from OCR1;
  159. * in free-running mode we need to fake
  160. * running from 0 to ocr1 to TIMER_MAX
  161. */
  162. if (timeout > s->cnt) {
  163. diff_cnt = timeout - s->cnt;
  164. } else {
  165. diff_cnt = 0;
  166. }
  167. ptimer_set_count(s->timer, diff_cnt);
  168. }
  169. static uint64_t imx_timerg_read(void *opaque, hwaddr offset,
  170. unsigned size)
  171. {
  172. IMXTimerGState *s = (IMXTimerGState *)opaque;
  173. DPRINTF("g-read(offset=%x)", offset >> 2);
  174. switch (offset >> 2) {
  175. case 0: /* Control Register */
  176. DPRINTF(" cr = %x\n", s->cr);
  177. return s->cr;
  178. case 1: /* prescaler */
  179. DPRINTF(" pr = %x\n", s->pr);
  180. return s->pr;
  181. case 2: /* Status Register */
  182. DPRINTF(" sr = %x\n", s->sr);
  183. return s->sr;
  184. case 3: /* Interrupt Register */
  185. DPRINTF(" ir = %x\n", s->ir);
  186. return s->ir;
  187. case 4: /* Output Compare Register 1 */
  188. DPRINTF(" ocr1 = %x\n", s->ocr1);
  189. return s->ocr1;
  190. case 9: /* cnt */
  191. imx_timerg_update_counts(s);
  192. DPRINTF(" cnt = %x\n", s->cnt);
  193. return s->cnt;
  194. }
  195. IPRINTF("imx_timerg_read: Bad offset %x\n",
  196. (int)offset >> 2);
  197. return 0;
  198. }
  199. static void imx_timerg_reset(DeviceState *dev)
  200. {
  201. IMXTimerGState *s = container_of(dev, IMXTimerGState, busdev.qdev);
  202. /*
  203. * Soft reset doesn't touch some bits; hard reset clears them
  204. */
  205. s->cr &= ~(GPT_CR_EN|GPT_CR_DOZEN|GPT_CR_WAITEN|GPT_CR_DBGEN);
  206. s->sr = 0;
  207. s->pr = 0;
  208. s->ir = 0;
  209. s->cnt = 0;
  210. s->ocr1 = TIMER_MAX;
  211. ptimer_stop(s->timer);
  212. ptimer_set_limit(s->timer, TIMER_MAX, 1);
  213. imx_timerg_set_freq(s);
  214. }
  215. static void imx_timerg_write(void *opaque, hwaddr offset,
  216. uint64_t value, unsigned size)
  217. {
  218. IMXTimerGState *s = (IMXTimerGState *)opaque;
  219. DPRINTF("g-write(offset=%x, value = 0x%x)\n", (unsigned int)offset >> 2,
  220. (unsigned int)value);
  221. switch (offset >> 2) {
  222. case 0: {
  223. uint32_t oldcr = s->cr;
  224. /* CR */
  225. if (value & GPT_CR_SWR) { /* force reset */
  226. value &= ~GPT_CR_SWR;
  227. imx_timerg_reset(&s->busdev.qdev);
  228. imx_timerg_update(s);
  229. }
  230. s->cr = value & ~0x7c00;
  231. imx_timerg_set_freq(s);
  232. if ((oldcr ^ value) & GPT_CR_EN) {
  233. if (value & GPT_CR_EN) {
  234. if (value & GPT_CR_ENMOD) {
  235. ptimer_set_count(s->timer, s->ocr1);
  236. s->cnt = 0;
  237. }
  238. ptimer_run(s->timer,
  239. (value & GPT_CR_FRR) && (s->ocr1 != TIMER_MAX));
  240. } else {
  241. ptimer_stop(s->timer);
  242. };
  243. }
  244. return;
  245. }
  246. case 1: /* Prescaler */
  247. s->pr = value & 0xfff;
  248. imx_timerg_set_freq(s);
  249. return;
  250. case 2: /* SR */
  251. /*
  252. * No point in implementing the status register bits to do with
  253. * external interrupt sources.
  254. */
  255. value &= GPT_SR_OF1 | GPT_SR_ROV;
  256. s->sr &= ~value;
  257. imx_timerg_update(s);
  258. return;
  259. case 3: /* IR -- interrupt register */
  260. s->ir = value & 0x3f;
  261. imx_timerg_update(s);
  262. return;
  263. case 4: /* OCR1 -- output compare register */
  264. /* In non-freerun mode, reset count when this register is written */
  265. if (!(s->cr & GPT_CR_FRR)) {
  266. s->waiting_rov = 0;
  267. ptimer_set_limit(s->timer, value, 1);
  268. } else {
  269. imx_timerg_update_counts(s);
  270. if (value > s->cnt) {
  271. s->waiting_rov = 0;
  272. imx_timerg_reload(s, value);
  273. } else {
  274. s->waiting_rov = 1;
  275. imx_timerg_reload(s, TIMER_MAX - s->cnt);
  276. }
  277. }
  278. s->ocr1 = value;
  279. return;
  280. default:
  281. IPRINTF("imx_timerg_write: Bad offset %x\n",
  282. (int)offset >> 2);
  283. }
  284. }
  285. static void imx_timerg_timeout(void *opaque)
  286. {
  287. IMXTimerGState *s = (IMXTimerGState *)opaque;
  288. DPRINTF("imx_timerg_timeout, waiting rov=%d\n", s->waiting_rov);
  289. if (s->cr & GPT_CR_FRR) {
  290. /*
  291. * Free running timer from 0 -> TIMERMAX
  292. * Generates interrupt at TIMER_MAX and at cnt==ocr1
  293. * If ocr1 == TIMER_MAX, then no need to reload timer.
  294. */
  295. if (s->ocr1 == TIMER_MAX) {
  296. DPRINTF("s->ocr1 == TIMER_MAX, FRR\n");
  297. s->sr |= GPT_SR_OF1 | GPT_SR_ROV;
  298. imx_timerg_update(s);
  299. return;
  300. }
  301. if (s->waiting_rov) {
  302. /*
  303. * We were waiting for cnt==TIMER_MAX
  304. */
  305. s->sr |= GPT_SR_ROV;
  306. s->waiting_rov = 0;
  307. s->cnt = 0;
  308. imx_timerg_reload(s, s->ocr1);
  309. } else {
  310. /* Must have got a cnt==ocr1 timeout. */
  311. s->sr |= GPT_SR_OF1;
  312. s->cnt = s->ocr1;
  313. s->waiting_rov = 1;
  314. imx_timerg_reload(s, TIMER_MAX);
  315. }
  316. imx_timerg_update(s);
  317. return;
  318. }
  319. s->sr |= GPT_SR_OF1;
  320. imx_timerg_update(s);
  321. }
  322. static const MemoryRegionOps imx_timerg_ops = {
  323. .read = imx_timerg_read,
  324. .write = imx_timerg_write,
  325. .endianness = DEVICE_NATIVE_ENDIAN,
  326. };
  327. static int imx_timerg_init(SysBusDevice *dev)
  328. {
  329. IMXTimerGState *s = FROM_SYSBUS(IMXTimerGState, dev);
  330. QEMUBH *bh;
  331. sysbus_init_irq(dev, &s->irq);
  332. memory_region_init_io(&s->iomem, &imx_timerg_ops,
  333. s, "imxg-timer",
  334. 0x00001000);
  335. sysbus_init_mmio(dev, &s->iomem);
  336. bh = qemu_bh_new(imx_timerg_timeout, s);
  337. s->timer = ptimer_init(bh);
  338. /* Hard reset resets extra bits in CR */
  339. s->cr = 0;
  340. return 0;
  341. }
  342. /*
  343. * EPIT: Enhanced periodic interrupt timer
  344. */
  345. #define CR_EN (1 << 0)
  346. #define CR_ENMOD (1 << 1)
  347. #define CR_OCIEN (1 << 2)
  348. #define CR_RLD (1 << 3)
  349. #define CR_PRESCALE_SHIFT (4)
  350. #define CR_PRESCALE_MASK (0xfff)
  351. #define CR_SWR (1 << 16)
  352. #define CR_IOVW (1 << 17)
  353. #define CR_DBGEN (1 << 18)
  354. #define CR_EPIT (1 << 19)
  355. #define CR_DOZEN (1 << 20)
  356. #define CR_STOPEN (1 << 21)
  357. #define CR_CLKSRC_SHIFT (24)
  358. #define CR_CLKSRC_MASK (0x3 << CR_CLKSRC_SHIFT)
  359. /*
  360. * Exact clock frequencies vary from board to board.
  361. * These are typical.
  362. */
  363. static const IMXClk imx_timerp_clocks[] = {
  364. 0, /* disabled */
  365. IPG, /* ipg_clk, ~532MHz */
  366. IPG, /* ipg_clk_highfreq */
  367. CLK_32k, /* ipg_clk_32k -- ~32kHz */
  368. };
  369. typedef struct {
  370. SysBusDevice busdev;
  371. ptimer_state *timer;
  372. MemoryRegion iomem;
  373. DeviceState *ccm;
  374. uint32_t cr;
  375. uint32_t lr;
  376. uint32_t cmp;
  377. uint32_t freq;
  378. int int_level;
  379. qemu_irq irq;
  380. } IMXTimerPState;
  381. /*
  382. * Update interrupt status
  383. */
  384. static void imx_timerp_update(IMXTimerPState *s)
  385. {
  386. if (s->int_level && (s->cr & CR_OCIEN)) {
  387. qemu_irq_raise(s->irq);
  388. } else {
  389. qemu_irq_lower(s->irq);
  390. }
  391. }
  392. static void imx_timerp_reset(DeviceState *dev)
  393. {
  394. IMXTimerPState *s = container_of(dev, IMXTimerPState, busdev.qdev);
  395. s->cr = 0;
  396. s->lr = TIMER_MAX;
  397. s->int_level = 0;
  398. s->cmp = 0;
  399. ptimer_stop(s->timer);
  400. ptimer_set_count(s->timer, TIMER_MAX);
  401. }
  402. static uint64_t imx_timerp_read(void *opaque, hwaddr offset,
  403. unsigned size)
  404. {
  405. IMXTimerPState *s = (IMXTimerPState *)opaque;
  406. DPRINTF("p-read(offset=%x)", offset >> 2);
  407. switch (offset >> 2) {
  408. case 0: /* Control Register */
  409. DPRINTF("cr %x\n", s->cr);
  410. return s->cr;
  411. case 1: /* Status Register */
  412. DPRINTF("int_level %x\n", s->int_level);
  413. return s->int_level;
  414. case 2: /* LR - ticks*/
  415. DPRINTF("lr %x\n", s->lr);
  416. return s->lr;
  417. case 3: /* CMP */
  418. DPRINTF("cmp %x\n", s->cmp);
  419. return s->cmp;
  420. case 4: /* CNT */
  421. return ptimer_get_count(s->timer);
  422. }
  423. IPRINTF("imx_timerp_read: Bad offset %x\n",
  424. (int)offset >> 2);
  425. return 0;
  426. }
  427. static void set_timerp_freq(IMXTimerPState *s)
  428. {
  429. int clksrc;
  430. unsigned prescaler;
  431. uint32_t freq;
  432. clksrc = (s->cr & CR_CLKSRC_MASK) >> CR_CLKSRC_SHIFT;
  433. prescaler = 1 + ((s->cr >> CR_PRESCALE_SHIFT) & CR_PRESCALE_MASK);
  434. freq = imx_clock_frequency(s->ccm, imx_timerp_clocks[clksrc]) / prescaler;
  435. s->freq = freq;
  436. DPRINTF("Setting ptimer frequency to %u\n", freq);
  437. if (freq) {
  438. ptimer_set_freq(s->timer, freq);
  439. }
  440. }
  441. static void imx_timerp_write(void *opaque, hwaddr offset,
  442. uint64_t value, unsigned size)
  443. {
  444. IMXTimerPState *s = (IMXTimerPState *)opaque;
  445. DPRINTF("p-write(offset=%x, value = %x)\n", (unsigned int)offset >> 2,
  446. (unsigned int)value);
  447. switch (offset >> 2) {
  448. case 0: /* CR */
  449. if (value & CR_SWR) {
  450. imx_timerp_reset(&s->busdev.qdev);
  451. value &= ~CR_SWR;
  452. }
  453. s->cr = value & 0x03ffffff;
  454. set_timerp_freq(s);
  455. if (s->freq && (s->cr & CR_EN)) {
  456. if (!(s->cr & CR_ENMOD)) {
  457. ptimer_set_count(s->timer, s->lr);
  458. }
  459. ptimer_run(s->timer, 0);
  460. } else {
  461. ptimer_stop(s->timer);
  462. }
  463. break;
  464. case 1: /* SR - ACK*/
  465. s->int_level = 0;
  466. imx_timerp_update(s);
  467. break;
  468. case 2: /* LR - set ticks */
  469. s->lr = value;
  470. ptimer_set_limit(s->timer, value, !!(s->cr & CR_IOVW));
  471. break;
  472. case 3: /* CMP */
  473. s->cmp = value;
  474. if (value) {
  475. IPRINTF(
  476. "Values for EPIT comparison other than zero not supported\n"
  477. );
  478. }
  479. break;
  480. default:
  481. IPRINTF("imx_timerp_write: Bad offset %x\n",
  482. (int)offset >> 2);
  483. }
  484. }
  485. static void imx_timerp_tick(void *opaque)
  486. {
  487. IMXTimerPState *s = (IMXTimerPState *)opaque;
  488. DPRINTF("imxp tick\n");
  489. if (!(s->cr & CR_RLD)) {
  490. ptimer_set_count(s->timer, TIMER_MAX);
  491. }
  492. s->int_level = 1;
  493. imx_timerp_update(s);
  494. }
  495. void imx_timerp_create(const hwaddr addr,
  496. qemu_irq irq,
  497. DeviceState *ccm)
  498. {
  499. IMXTimerPState *pp;
  500. DeviceState *dev;
  501. dev = sysbus_create_simple("imx_timerp", addr, irq);
  502. pp = container_of(dev, IMXTimerPState, busdev.qdev);
  503. pp->ccm = ccm;
  504. }
  505. static const MemoryRegionOps imx_timerp_ops = {
  506. .read = imx_timerp_read,
  507. .write = imx_timerp_write,
  508. .endianness = DEVICE_NATIVE_ENDIAN,
  509. };
  510. static const VMStateDescription vmstate_imx_timerp = {
  511. .name = "imx-timerp",
  512. .version_id = 1,
  513. .minimum_version_id = 1,
  514. .minimum_version_id_old = 1,
  515. .fields = (VMStateField[]) {
  516. VMSTATE_UINT32(cr, IMXTimerPState),
  517. VMSTATE_UINT32(lr, IMXTimerPState),
  518. VMSTATE_UINT32(cmp, IMXTimerPState),
  519. VMSTATE_UINT32(freq, IMXTimerPState),
  520. VMSTATE_INT32(int_level, IMXTimerPState),
  521. VMSTATE_PTIMER(timer, IMXTimerPState),
  522. VMSTATE_END_OF_LIST()
  523. }
  524. };
  525. static int imx_timerp_init(SysBusDevice *dev)
  526. {
  527. IMXTimerPState *s = FROM_SYSBUS(IMXTimerPState, dev);
  528. QEMUBH *bh;
  529. DPRINTF("imx_timerp_init\n");
  530. sysbus_init_irq(dev, &s->irq);
  531. memory_region_init_io(&s->iomem, &imx_timerp_ops,
  532. s, "imxp-timer",
  533. 0x00001000);
  534. sysbus_init_mmio(dev, &s->iomem);
  535. bh = qemu_bh_new(imx_timerp_tick, s);
  536. s->timer = ptimer_init(bh);
  537. return 0;
  538. }
  539. void imx_timerg_create(const hwaddr addr,
  540. qemu_irq irq,
  541. DeviceState *ccm)
  542. {
  543. IMXTimerGState *pp;
  544. DeviceState *dev;
  545. dev = sysbus_create_simple("imx_timerg", addr, irq);
  546. pp = container_of(dev, IMXTimerGState, busdev.qdev);
  547. pp->ccm = ccm;
  548. }
  549. static void imx_timerg_class_init(ObjectClass *klass, void *data)
  550. {
  551. DeviceClass *dc = DEVICE_CLASS(klass);
  552. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  553. k->init = imx_timerg_init;
  554. dc->vmsd = &vmstate_imx_timerg;
  555. dc->reset = imx_timerg_reset;
  556. dc->desc = "i.MX general timer";
  557. }
  558. static void imx_timerp_class_init(ObjectClass *klass, void *data)
  559. {
  560. DeviceClass *dc = DEVICE_CLASS(klass);
  561. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  562. k->init = imx_timerp_init;
  563. dc->vmsd = &vmstate_imx_timerp;
  564. dc->reset = imx_timerp_reset;
  565. dc->desc = "i.MX periodic timer";
  566. }
  567. static const TypeInfo imx_timerp_info = {
  568. .name = "imx_timerp",
  569. .parent = TYPE_SYS_BUS_DEVICE,
  570. .instance_size = sizeof(IMXTimerPState),
  571. .class_init = imx_timerp_class_init,
  572. };
  573. static const TypeInfo imx_timerg_info = {
  574. .name = "imx_timerg",
  575. .parent = TYPE_SYS_BUS_DEVICE,
  576. .instance_size = sizeof(IMXTimerGState),
  577. .class_init = imx_timerg_class_init,
  578. };
  579. static void imx_timer_register_types(void)
  580. {
  581. type_register_static(&imx_timerp_info);
  582. type_register_static(&imx_timerg_info);
  583. }
  584. type_init(imx_timer_register_types)