imx_ccm.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. /*
  2. * IMX31 Clock Control Module
  3. *
  4. * Copyright (C) 2012 NICTA
  5. *
  6. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  7. * See the COPYING file in the top-level directory.
  8. *
  9. * To get the timer frequencies right, we need to emulate at least part of
  10. * the CCM.
  11. */
  12. #include "hw.h"
  13. #include "sysbus.h"
  14. #include "sysemu/sysemu.h"
  15. #include "imx.h"
  16. #define CKIH_FREQ 26000000 /* 26MHz crystal input */
  17. #define CKIL_FREQ 32768 /* nominal 32khz clock */
  18. //#define DEBUG_CCM 1
  19. #ifdef DEBUG_CCM
  20. #define DPRINTF(fmt, args...) \
  21. do { printf("imx_ccm: " fmt , ##args); } while (0)
  22. #else
  23. #define DPRINTF(fmt, args...) do {} while (0)
  24. #endif
  25. static int imx_ccm_post_load(void *opaque, int version_id);
  26. typedef struct {
  27. SysBusDevice busdev;
  28. MemoryRegion iomem;
  29. uint32_t ccmr;
  30. uint32_t pdr0;
  31. uint32_t pdr1;
  32. uint32_t mpctl;
  33. uint32_t spctl;
  34. uint32_t cgr[3];
  35. uint32_t pmcr0;
  36. uint32_t pmcr1;
  37. /* Frequencies precalculated on register changes */
  38. uint32_t pll_refclk_freq;
  39. uint32_t mcu_clk_freq;
  40. uint32_t hsp_clk_freq;
  41. uint32_t ipg_clk_freq;
  42. } IMXCCMState;
  43. static const VMStateDescription vmstate_imx_ccm = {
  44. .name = "imx-ccm",
  45. .version_id = 1,
  46. .minimum_version_id = 1,
  47. .minimum_version_id_old = 1,
  48. .fields = (VMStateField[]) {
  49. VMSTATE_UINT32(ccmr, IMXCCMState),
  50. VMSTATE_UINT32(pdr0, IMXCCMState),
  51. VMSTATE_UINT32(pdr1, IMXCCMState),
  52. VMSTATE_UINT32(mpctl, IMXCCMState),
  53. VMSTATE_UINT32(spctl, IMXCCMState),
  54. VMSTATE_UINT32_ARRAY(cgr, IMXCCMState, 3),
  55. VMSTATE_UINT32(pmcr0, IMXCCMState),
  56. VMSTATE_UINT32(pmcr1, IMXCCMState),
  57. VMSTATE_UINT32(pll_refclk_freq, IMXCCMState),
  58. },
  59. .post_load = imx_ccm_post_load,
  60. };
  61. /* CCMR */
  62. #define CCMR_FPME (1<<0)
  63. #define CCMR_MPE (1<<3)
  64. #define CCMR_MDS (1<<7)
  65. #define CCMR_FPMF (1<<26)
  66. #define CCMR_PRCS (3<<1)
  67. /* PDR0 */
  68. #define PDR0_MCU_PODF_SHIFT (0)
  69. #define PDR0_MCU_PODF_MASK (0x7)
  70. #define PDR0_MAX_PODF_SHIFT (3)
  71. #define PDR0_MAX_PODF_MASK (0x7)
  72. #define PDR0_IPG_PODF_SHIFT (6)
  73. #define PDR0_IPG_PODF_MASK (0x3)
  74. #define PDR0_NFC_PODF_SHIFT (8)
  75. #define PDR0_NFC_PODF_MASK (0x7)
  76. #define PDR0_HSP_PODF_SHIFT (11)
  77. #define PDR0_HSP_PODF_MASK (0x7)
  78. #define PDR0_PER_PODF_SHIFT (16)
  79. #define PDR0_PER_PODF_MASK (0x1f)
  80. #define PDR0_CSI_PODF_SHIFT (23)
  81. #define PDR0_CSI_PODF_MASK (0x1ff)
  82. #define EXTRACT(value, name) (((value) >> PDR0_##name##_PODF_SHIFT) \
  83. & PDR0_##name##_PODF_MASK)
  84. #define INSERT(value, name) (((value) & PDR0_##name##_PODF_MASK) << \
  85. PDR0_##name##_PODF_SHIFT)
  86. /* PLL control registers */
  87. #define PD(v) (((v) >> 26) & 0xf)
  88. #define MFD(v) (((v) >> 16) & 0x3ff)
  89. #define MFI(v) (((v) >> 10) & 0xf);
  90. #define MFN(v) ((v) & 0x3ff)
  91. #define PLL_PD(x) (((x) & 0xf) << 26)
  92. #define PLL_MFD(x) (((x) & 0x3ff) << 16)
  93. #define PLL_MFI(x) (((x) & 0xf) << 10)
  94. #define PLL_MFN(x) (((x) & 0x3ff) << 0)
  95. uint32_t imx_clock_frequency(DeviceState *dev, IMXClk clock)
  96. {
  97. IMXCCMState *s = container_of(dev, IMXCCMState, busdev.qdev);
  98. switch (clock) {
  99. case NOCLK:
  100. return 0;
  101. case MCU:
  102. return s->mcu_clk_freq;
  103. case HSP:
  104. return s->hsp_clk_freq;
  105. case IPG:
  106. return s->ipg_clk_freq;
  107. case CLK_32k:
  108. return CKIL_FREQ;
  109. }
  110. return 0;
  111. }
  112. /*
  113. * Calculate PLL output frequency
  114. */
  115. static uint32_t calc_pll(uint32_t pllreg, uint32_t base_freq)
  116. {
  117. int32_t mfn = MFN(pllreg); /* Numerator */
  118. uint32_t mfi = MFI(pllreg); /* Integer part */
  119. uint32_t mfd = 1 + MFD(pllreg); /* Denominator */
  120. uint32_t pd = 1 + PD(pllreg); /* Pre-divider */
  121. if (mfi < 5) {
  122. mfi = 5;
  123. }
  124. /* mfn is 10-bit signed twos-complement */
  125. mfn <<= 32 - 10;
  126. mfn >>= 32 - 10;
  127. return ((2 * (base_freq >> 10) * (mfi * mfd + mfn)) /
  128. (mfd * pd)) << 10;
  129. }
  130. static void update_clocks(IMXCCMState *s)
  131. {
  132. /*
  133. * If we ever emulate more clocks, this should switch to a data-driven
  134. * approach
  135. */
  136. if ((s->ccmr & CCMR_PRCS) == 1) {
  137. s->pll_refclk_freq = CKIL_FREQ * 1024;
  138. } else {
  139. s->pll_refclk_freq = CKIH_FREQ;
  140. }
  141. /* ipg_clk_arm aka MCU clock */
  142. if ((s->ccmr & CCMR_MDS) || !(s->ccmr & CCMR_MPE)) {
  143. s->mcu_clk_freq = s->pll_refclk_freq;
  144. } else {
  145. s->mcu_clk_freq = calc_pll(s->mpctl, s->pll_refclk_freq);
  146. }
  147. /* High-speed clock */
  148. s->hsp_clk_freq = s->mcu_clk_freq / (1 + EXTRACT(s->pdr0, HSP));
  149. s->ipg_clk_freq = s->hsp_clk_freq / (1 + EXTRACT(s->pdr0, IPG));
  150. DPRINTF("Clocks: mcu %uMHz, HSP %uMHz, IPG %uHz\n",
  151. s->mcu_clk_freq / 1000000,
  152. s->hsp_clk_freq / 1000000,
  153. s->ipg_clk_freq);
  154. }
  155. static void imx_ccm_reset(DeviceState *dev)
  156. {
  157. IMXCCMState *s = container_of(dev, IMXCCMState, busdev.qdev);
  158. s->ccmr = 0x074b0b7b;
  159. s->pdr0 = 0xff870b48;
  160. s->pdr1 = 0x49fcfe7f;
  161. s->mpctl = PLL_PD(1) | PLL_MFD(0) | PLL_MFI(6) | PLL_MFN(0);
  162. s->cgr[0] = s->cgr[1] = s->cgr[2] = 0xffffffff;
  163. s->spctl = PLL_PD(1) | PLL_MFD(4) | PLL_MFI(0xc) | PLL_MFN(1);
  164. s->pmcr0 = 0x80209828;
  165. update_clocks(s);
  166. }
  167. static uint64_t imx_ccm_read(void *opaque, hwaddr offset,
  168. unsigned size)
  169. {
  170. IMXCCMState *s = (IMXCCMState *)opaque;
  171. DPRINTF("read(offset=%x)", offset >> 2);
  172. switch (offset >> 2) {
  173. case 0: /* CCMR */
  174. DPRINTF(" ccmr = 0x%x\n", s->ccmr);
  175. return s->ccmr;
  176. case 1:
  177. DPRINTF(" pdr0 = 0x%x\n", s->pdr0);
  178. return s->pdr0;
  179. case 2:
  180. DPRINTF(" pdr1 = 0x%x\n", s->pdr1);
  181. return s->pdr1;
  182. case 4:
  183. DPRINTF(" mpctl = 0x%x\n", s->mpctl);
  184. return s->mpctl;
  185. case 6:
  186. DPRINTF(" spctl = 0x%x\n", s->spctl);
  187. return s->spctl;
  188. case 8:
  189. DPRINTF(" cgr0 = 0x%x\n", s->cgr[0]);
  190. return s->cgr[0];
  191. case 9:
  192. DPRINTF(" cgr1 = 0x%x\n", s->cgr[1]);
  193. return s->cgr[1];
  194. case 10:
  195. DPRINTF(" cgr2 = 0x%x\n", s->cgr[2]);
  196. return s->cgr[2];
  197. case 18: /* LTR1 */
  198. return 0x00004040;
  199. case 23:
  200. DPRINTF(" pcmr0 = 0x%x\n", s->pmcr0);
  201. return s->pmcr0;
  202. }
  203. DPRINTF(" return 0\n");
  204. return 0;
  205. }
  206. static void imx_ccm_write(void *opaque, hwaddr offset,
  207. uint64_t value, unsigned size)
  208. {
  209. IMXCCMState *s = (IMXCCMState *)opaque;
  210. DPRINTF("write(offset=%x, value = %x)\n",
  211. offset >> 2, (unsigned int)value);
  212. switch (offset >> 2) {
  213. case 0:
  214. s->ccmr = CCMR_FPMF | (value & 0x3b6fdfff);
  215. break;
  216. case 1:
  217. s->pdr0 = value & 0xff9f3fff;
  218. break;
  219. case 2:
  220. s->pdr1 = value;
  221. break;
  222. case 4:
  223. s->mpctl = value & 0xbfff3fff;
  224. break;
  225. case 6:
  226. s->spctl = value & 0xbfff3fff;
  227. break;
  228. case 8:
  229. s->cgr[0] = value;
  230. return;
  231. case 9:
  232. s->cgr[1] = value;
  233. return;
  234. case 10:
  235. s->cgr[2] = value;
  236. return;
  237. default:
  238. return;
  239. }
  240. update_clocks(s);
  241. }
  242. static const struct MemoryRegionOps imx_ccm_ops = {
  243. .read = imx_ccm_read,
  244. .write = imx_ccm_write,
  245. .endianness = DEVICE_NATIVE_ENDIAN,
  246. };
  247. static int imx_ccm_init(SysBusDevice *dev)
  248. {
  249. IMXCCMState *s = FROM_SYSBUS(typeof(*s), dev);
  250. memory_region_init_io(&s->iomem, &imx_ccm_ops, s, "imx_ccm", 0x1000);
  251. sysbus_init_mmio(dev, &s->iomem);
  252. return 0;
  253. }
  254. static int imx_ccm_post_load(void *opaque, int version_id)
  255. {
  256. IMXCCMState *s = (IMXCCMState *)opaque;
  257. update_clocks(s);
  258. return 0;
  259. }
  260. static void imx_ccm_class_init(ObjectClass *klass, void *data)
  261. {
  262. DeviceClass *dc = DEVICE_CLASS(klass);
  263. SysBusDeviceClass *sbc = SYS_BUS_DEVICE_CLASS(klass);
  264. sbc->init = imx_ccm_init;
  265. dc->reset = imx_ccm_reset;
  266. dc->vmsd = &vmstate_imx_ccm;
  267. dc->desc = "i.MX Clock Control Module";
  268. }
  269. static const TypeInfo imx_ccm_info = {
  270. .name = "imx_ccm",
  271. .parent = TYPE_SYS_BUS_DEVICE,
  272. .instance_size = sizeof(IMXCCMState),
  273. .class_init = imx_ccm_class_init,
  274. };
  275. static void imx_ccm_register_types(void)
  276. {
  277. type_register_static(&imx_ccm_info);
  278. }
  279. type_init(imx_ccm_register_types)