g364fb.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612
  1. /*
  2. * QEMU G364 framebuffer Emulator.
  3. *
  4. * Copyright (c) 2007-2011 Herve Poussineau
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "hw.h"
  20. #include "ui/console.h"
  21. #include "ui/pixel_ops.h"
  22. #include "trace.h"
  23. #include "sysbus.h"
  24. typedef struct G364State {
  25. /* hardware */
  26. uint8_t *vram;
  27. uint32_t vram_size;
  28. qemu_irq irq;
  29. MemoryRegion mem_vram;
  30. MemoryRegion mem_ctrl;
  31. /* registers */
  32. uint8_t color_palette[256][3];
  33. uint8_t cursor_palette[3][3];
  34. uint16_t cursor[512];
  35. uint32_t cursor_position;
  36. uint32_t ctla;
  37. uint32_t top_of_screen;
  38. uint32_t width, height; /* in pixels */
  39. /* display refresh support */
  40. DisplayState *ds;
  41. int depth;
  42. int blanked;
  43. } G364State;
  44. #define REG_BOOT 0x000000
  45. #define REG_DISPLAY 0x000118
  46. #define REG_VDISPLAY 0x000150
  47. #define REG_CTLA 0x000300
  48. #define REG_TOP 0x000400
  49. #define REG_CURS_PAL 0x000508
  50. #define REG_CURS_POS 0x000638
  51. #define REG_CLR_PAL 0x000800
  52. #define REG_CURS_PAT 0x001000
  53. #define REG_RESET 0x100000
  54. #define CTLA_FORCE_BLANK 0x00000400
  55. #define CTLA_NO_CURSOR 0x00800000
  56. #define G364_PAGE_SIZE 4096
  57. static inline int check_dirty(G364State *s, ram_addr_t page)
  58. {
  59. return memory_region_get_dirty(&s->mem_vram, page, G364_PAGE_SIZE,
  60. DIRTY_MEMORY_VGA);
  61. }
  62. static inline void reset_dirty(G364State *s,
  63. ram_addr_t page_min, ram_addr_t page_max)
  64. {
  65. memory_region_reset_dirty(&s->mem_vram,
  66. page_min,
  67. page_max + G364_PAGE_SIZE - page_min - 1,
  68. DIRTY_MEMORY_VGA);
  69. }
  70. static void g364fb_draw_graphic8(G364State *s)
  71. {
  72. int i, w;
  73. uint8_t *vram;
  74. uint8_t *data_display, *dd;
  75. ram_addr_t page, page_min, page_max;
  76. int x, y;
  77. int xmin, xmax;
  78. int ymin, ymax;
  79. int xcursor, ycursor;
  80. unsigned int (*rgb_to_pixel)(unsigned int r, unsigned int g, unsigned int b);
  81. switch (ds_get_bits_per_pixel(s->ds)) {
  82. case 8:
  83. rgb_to_pixel = rgb_to_pixel8;
  84. w = 1;
  85. break;
  86. case 15:
  87. rgb_to_pixel = rgb_to_pixel15;
  88. w = 2;
  89. break;
  90. case 16:
  91. rgb_to_pixel = rgb_to_pixel16;
  92. w = 2;
  93. break;
  94. case 32:
  95. rgb_to_pixel = rgb_to_pixel32;
  96. w = 4;
  97. break;
  98. default:
  99. hw_error("g364: unknown host depth %d",
  100. ds_get_bits_per_pixel(s->ds));
  101. return;
  102. }
  103. page = 0;
  104. page_min = (ram_addr_t)-1;
  105. page_max = 0;
  106. x = y = 0;
  107. xmin = s->width;
  108. xmax = 0;
  109. ymin = s->height;
  110. ymax = 0;
  111. if (!(s->ctla & CTLA_NO_CURSOR)) {
  112. xcursor = s->cursor_position >> 12;
  113. ycursor = s->cursor_position & 0xfff;
  114. } else {
  115. xcursor = ycursor = -65;
  116. }
  117. vram = s->vram + s->top_of_screen;
  118. /* XXX: out of range in vram? */
  119. data_display = dd = ds_get_data(s->ds);
  120. while (y < s->height) {
  121. if (check_dirty(s, page)) {
  122. if (y < ymin)
  123. ymin = ymax = y;
  124. if (page_min == (ram_addr_t)-1)
  125. page_min = page;
  126. page_max = page;
  127. if (x < xmin)
  128. xmin = x;
  129. for (i = 0; i < G364_PAGE_SIZE; i++) {
  130. uint8_t index;
  131. unsigned int color;
  132. if (unlikely((y >= ycursor && y < ycursor + 64) &&
  133. (x >= xcursor && x < xcursor + 64))) {
  134. /* pointer area */
  135. int xdiff = x - xcursor;
  136. uint16_t curs = s->cursor[(y - ycursor) * 8 + xdiff / 8];
  137. int op = (curs >> ((xdiff & 7) * 2)) & 3;
  138. if (likely(op == 0)) {
  139. /* transparent */
  140. index = *vram;
  141. color = (*rgb_to_pixel)(
  142. s->color_palette[index][0],
  143. s->color_palette[index][1],
  144. s->color_palette[index][2]);
  145. } else {
  146. /* get cursor color */
  147. index = op - 1;
  148. color = (*rgb_to_pixel)(
  149. s->cursor_palette[index][0],
  150. s->cursor_palette[index][1],
  151. s->cursor_palette[index][2]);
  152. }
  153. } else {
  154. /* normal area */
  155. index = *vram;
  156. color = (*rgb_to_pixel)(
  157. s->color_palette[index][0],
  158. s->color_palette[index][1],
  159. s->color_palette[index][2]);
  160. }
  161. memcpy(dd, &color, w);
  162. dd += w;
  163. x++;
  164. vram++;
  165. if (x == s->width) {
  166. xmax = s->width - 1;
  167. y++;
  168. if (y == s->height) {
  169. ymax = s->height - 1;
  170. goto done;
  171. }
  172. data_display = dd = data_display + ds_get_linesize(s->ds);
  173. xmin = 0;
  174. x = 0;
  175. }
  176. }
  177. if (x > xmax)
  178. xmax = x;
  179. if (y > ymax)
  180. ymax = y;
  181. } else {
  182. int dy;
  183. if (page_min != (ram_addr_t)-1) {
  184. reset_dirty(s, page_min, page_max);
  185. page_min = (ram_addr_t)-1;
  186. page_max = 0;
  187. dpy_gfx_update(s->ds, xmin, ymin,
  188. xmax - xmin + 1, ymax - ymin + 1);
  189. xmin = s->width;
  190. xmax = 0;
  191. ymin = s->height;
  192. ymax = 0;
  193. }
  194. x += G364_PAGE_SIZE;
  195. dy = x / s->width;
  196. x = x % s->width;
  197. y += dy;
  198. vram += G364_PAGE_SIZE;
  199. data_display += dy * ds_get_linesize(s->ds);
  200. dd = data_display + x * w;
  201. }
  202. page += G364_PAGE_SIZE;
  203. }
  204. done:
  205. if (page_min != (ram_addr_t)-1) {
  206. dpy_gfx_update(s->ds, xmin, ymin, xmax - xmin + 1, ymax - ymin + 1);
  207. reset_dirty(s, page_min, page_max);
  208. }
  209. }
  210. static void g364fb_draw_blank(G364State *s)
  211. {
  212. int i, w;
  213. uint8_t *d;
  214. if (s->blanked) {
  215. /* Screen is already blank. No need to redraw it */
  216. return;
  217. }
  218. w = s->width * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
  219. d = ds_get_data(s->ds);
  220. for (i = 0; i < s->height; i++) {
  221. memset(d, 0, w);
  222. d += ds_get_linesize(s->ds);
  223. }
  224. dpy_gfx_update(s->ds, 0, 0, s->width, s->height);
  225. s->blanked = 1;
  226. }
  227. static void g364fb_update_display(void *opaque)
  228. {
  229. G364State *s = opaque;
  230. qemu_flush_coalesced_mmio_buffer();
  231. if (s->width == 0 || s->height == 0)
  232. return;
  233. if (s->width != ds_get_width(s->ds) || s->height != ds_get_height(s->ds)) {
  234. qemu_console_resize(s->ds, s->width, s->height);
  235. }
  236. if (s->ctla & CTLA_FORCE_BLANK) {
  237. g364fb_draw_blank(s);
  238. } else if (s->depth == 8) {
  239. g364fb_draw_graphic8(s);
  240. } else {
  241. error_report("g364: unknown guest depth %d", s->depth);
  242. }
  243. qemu_irq_raise(s->irq);
  244. }
  245. static inline void g364fb_invalidate_display(void *opaque)
  246. {
  247. G364State *s = opaque;
  248. s->blanked = 0;
  249. memory_region_set_dirty(&s->mem_vram, 0, s->vram_size);
  250. }
  251. static void g364fb_reset(G364State *s)
  252. {
  253. qemu_irq_lower(s->irq);
  254. memset(s->color_palette, 0, sizeof(s->color_palette));
  255. memset(s->cursor_palette, 0, sizeof(s->cursor_palette));
  256. memset(s->cursor, 0, sizeof(s->cursor));
  257. s->cursor_position = 0;
  258. s->ctla = 0;
  259. s->top_of_screen = 0;
  260. s->width = s->height = 0;
  261. memset(s->vram, 0, s->vram_size);
  262. g364fb_invalidate_display(s);
  263. }
  264. static void g364fb_screen_dump(void *opaque, const char *filename, bool cswitch,
  265. Error **errp)
  266. {
  267. G364State *s = opaque;
  268. int ret, y, x;
  269. uint8_t index;
  270. uint8_t *data_buffer;
  271. FILE *f;
  272. qemu_flush_coalesced_mmio_buffer();
  273. if (s->depth != 8) {
  274. error_setg(errp, "g364: unknown guest depth %d", s->depth);
  275. return;
  276. }
  277. f = fopen(filename, "wb");
  278. if (!f) {
  279. error_setg(errp, "failed to open file '%s': %s", filename,
  280. strerror(errno));
  281. return;
  282. }
  283. if (s->ctla & CTLA_FORCE_BLANK) {
  284. /* blank screen */
  285. ret = fprintf(f, "P4\n%d %d\n", s->width, s->height);
  286. if (ret < 0) {
  287. goto write_err;
  288. }
  289. for (y = 0; y < s->height; y++)
  290. for (x = 0; x < s->width; x++) {
  291. ret = fputc(0, f);
  292. if (ret == EOF) {
  293. goto write_err;
  294. }
  295. }
  296. } else {
  297. data_buffer = s->vram + s->top_of_screen;
  298. ret = fprintf(f, "P6\n%d %d\n%d\n", s->width, s->height, 255);
  299. if (ret < 0) {
  300. goto write_err;
  301. }
  302. for (y = 0; y < s->height; y++)
  303. for (x = 0; x < s->width; x++, data_buffer++) {
  304. index = *data_buffer;
  305. ret = fputc(s->color_palette[index][0], f);
  306. if (ret == EOF) {
  307. goto write_err;
  308. }
  309. ret = fputc(s->color_palette[index][1], f);
  310. if (ret == EOF) {
  311. goto write_err;
  312. }
  313. ret = fputc(s->color_palette[index][2], f);
  314. if (ret == EOF) {
  315. goto write_err;
  316. }
  317. }
  318. }
  319. out:
  320. fclose(f);
  321. return;
  322. write_err:
  323. error_setg(errp, "failed to write to file '%s': %s", filename,
  324. strerror(errno));
  325. unlink(filename);
  326. goto out;
  327. }
  328. /* called for accesses to io ports */
  329. static uint64_t g364fb_ctrl_read(void *opaque,
  330. hwaddr addr,
  331. unsigned int size)
  332. {
  333. G364State *s = opaque;
  334. uint32_t val;
  335. if (addr >= REG_CURS_PAT && addr < REG_CURS_PAT + 0x1000) {
  336. /* cursor pattern */
  337. int idx = (addr - REG_CURS_PAT) >> 3;
  338. val = s->cursor[idx];
  339. } else if (addr >= REG_CURS_PAL && addr < REG_CURS_PAL + 0x18) {
  340. /* cursor palette */
  341. int idx = (addr - REG_CURS_PAL) >> 3;
  342. val = ((uint32_t)s->cursor_palette[idx][0] << 16);
  343. val |= ((uint32_t)s->cursor_palette[idx][1] << 8);
  344. val |= ((uint32_t)s->cursor_palette[idx][2] << 0);
  345. } else {
  346. switch (addr) {
  347. case REG_DISPLAY:
  348. val = s->width / 4;
  349. break;
  350. case REG_VDISPLAY:
  351. val = s->height * 2;
  352. break;
  353. case REG_CTLA:
  354. val = s->ctla;
  355. break;
  356. default:
  357. {
  358. error_report("g364: invalid read at [" TARGET_FMT_plx "]",
  359. addr);
  360. val = 0;
  361. break;
  362. }
  363. }
  364. }
  365. trace_g364fb_read(addr, val);
  366. return val;
  367. }
  368. static void g364fb_update_depth(G364State *s)
  369. {
  370. static const int depths[8] = { 1, 2, 4, 8, 15, 16, 0 };
  371. s->depth = depths[(s->ctla & 0x00700000) >> 20];
  372. }
  373. static void g364_invalidate_cursor_position(G364State *s)
  374. {
  375. int ymin, ymax, start, end;
  376. /* invalidate only near the cursor */
  377. ymin = s->cursor_position & 0xfff;
  378. ymax = MIN(s->height, ymin + 64);
  379. start = ymin * ds_get_linesize(s->ds);
  380. end = (ymax + 1) * ds_get_linesize(s->ds);
  381. memory_region_set_dirty(&s->mem_vram, start, end - start);
  382. }
  383. static void g364fb_ctrl_write(void *opaque,
  384. hwaddr addr,
  385. uint64_t val,
  386. unsigned int size)
  387. {
  388. G364State *s = opaque;
  389. trace_g364fb_write(addr, val);
  390. if (addr >= REG_CLR_PAL && addr < REG_CLR_PAL + 0x800) {
  391. /* color palette */
  392. int idx = (addr - REG_CLR_PAL) >> 3;
  393. s->color_palette[idx][0] = (val >> 16) & 0xff;
  394. s->color_palette[idx][1] = (val >> 8) & 0xff;
  395. s->color_palette[idx][2] = val & 0xff;
  396. g364fb_invalidate_display(s);
  397. } else if (addr >= REG_CURS_PAT && addr < REG_CURS_PAT + 0x1000) {
  398. /* cursor pattern */
  399. int idx = (addr - REG_CURS_PAT) >> 3;
  400. s->cursor[idx] = val;
  401. g364fb_invalidate_display(s);
  402. } else if (addr >= REG_CURS_PAL && addr < REG_CURS_PAL + 0x18) {
  403. /* cursor palette */
  404. int idx = (addr - REG_CURS_PAL) >> 3;
  405. s->cursor_palette[idx][0] = (val >> 16) & 0xff;
  406. s->cursor_palette[idx][1] = (val >> 8) & 0xff;
  407. s->cursor_palette[idx][2] = val & 0xff;
  408. g364fb_invalidate_display(s);
  409. } else {
  410. switch (addr) {
  411. case REG_BOOT: /* Boot timing */
  412. case 0x00108: /* Line timing: half sync */
  413. case 0x00110: /* Line timing: back porch */
  414. case 0x00120: /* Line timing: short display */
  415. case 0x00128: /* Frame timing: broad pulse */
  416. case 0x00130: /* Frame timing: v sync */
  417. case 0x00138: /* Frame timing: v preequalise */
  418. case 0x00140: /* Frame timing: v postequalise */
  419. case 0x00148: /* Frame timing: v blank */
  420. case 0x00158: /* Line timing: line time */
  421. case 0x00160: /* Frame store: line start */
  422. case 0x00168: /* vram cycle: mem init */
  423. case 0x00170: /* vram cycle: transfer delay */
  424. case 0x00200: /* vram cycle: mask register */
  425. /* ignore */
  426. break;
  427. case REG_TOP:
  428. s->top_of_screen = val;
  429. g364fb_invalidate_display(s);
  430. break;
  431. case REG_DISPLAY:
  432. s->width = val * 4;
  433. break;
  434. case REG_VDISPLAY:
  435. s->height = val / 2;
  436. break;
  437. case REG_CTLA:
  438. s->ctla = val;
  439. g364fb_update_depth(s);
  440. g364fb_invalidate_display(s);
  441. break;
  442. case REG_CURS_POS:
  443. g364_invalidate_cursor_position(s);
  444. s->cursor_position = val;
  445. g364_invalidate_cursor_position(s);
  446. break;
  447. case REG_RESET:
  448. g364fb_reset(s);
  449. break;
  450. default:
  451. error_report("g364: invalid write of 0x%" PRIx64
  452. " at [" TARGET_FMT_plx "]", val, addr);
  453. break;
  454. }
  455. }
  456. qemu_irq_lower(s->irq);
  457. }
  458. static const MemoryRegionOps g364fb_ctrl_ops = {
  459. .read = g364fb_ctrl_read,
  460. .write = g364fb_ctrl_write,
  461. .endianness = DEVICE_LITTLE_ENDIAN,
  462. .impl.min_access_size = 4,
  463. .impl.max_access_size = 4,
  464. };
  465. static int g364fb_post_load(void *opaque, int version_id)
  466. {
  467. G364State *s = opaque;
  468. /* force refresh */
  469. g364fb_update_depth(s);
  470. g364fb_invalidate_display(s);
  471. return 0;
  472. }
  473. static const VMStateDescription vmstate_g364fb = {
  474. .name = "g364fb",
  475. .version_id = 1,
  476. .minimum_version_id = 1,
  477. .minimum_version_id_old = 1,
  478. .post_load = g364fb_post_load,
  479. .fields = (VMStateField[]) {
  480. VMSTATE_VBUFFER_UINT32(vram, G364State, 1, NULL, 0, vram_size),
  481. VMSTATE_BUFFER_UNSAFE(color_palette, G364State, 0, 256 * 3),
  482. VMSTATE_BUFFER_UNSAFE(cursor_palette, G364State, 0, 9),
  483. VMSTATE_UINT16_ARRAY(cursor, G364State, 512),
  484. VMSTATE_UINT32(cursor_position, G364State),
  485. VMSTATE_UINT32(ctla, G364State),
  486. VMSTATE_UINT32(top_of_screen, G364State),
  487. VMSTATE_UINT32(width, G364State),
  488. VMSTATE_UINT32(height, G364State),
  489. VMSTATE_END_OF_LIST()
  490. }
  491. };
  492. static void g364fb_init(DeviceState *dev, G364State *s)
  493. {
  494. s->vram = g_malloc0(s->vram_size);
  495. s->ds = graphic_console_init(g364fb_update_display,
  496. g364fb_invalidate_display,
  497. g364fb_screen_dump, NULL, s);
  498. memory_region_init_io(&s->mem_ctrl, &g364fb_ctrl_ops, s, "ctrl", 0x180000);
  499. memory_region_init_ram_ptr(&s->mem_vram, "vram",
  500. s->vram_size, s->vram);
  501. vmstate_register_ram(&s->mem_vram, dev);
  502. memory_region_set_coalescing(&s->mem_vram);
  503. }
  504. typedef struct {
  505. SysBusDevice busdev;
  506. G364State g364;
  507. } G364SysBusState;
  508. static int g364fb_sysbus_init(SysBusDevice *dev)
  509. {
  510. G364State *s = &FROM_SYSBUS(G364SysBusState, dev)->g364;
  511. g364fb_init(&dev->qdev, s);
  512. sysbus_init_irq(dev, &s->irq);
  513. sysbus_init_mmio(dev, &s->mem_ctrl);
  514. sysbus_init_mmio(dev, &s->mem_vram);
  515. return 0;
  516. }
  517. static void g364fb_sysbus_reset(DeviceState *d)
  518. {
  519. G364SysBusState *s = DO_UPCAST(G364SysBusState, busdev.qdev, d);
  520. g364fb_reset(&s->g364);
  521. }
  522. static Property g364fb_sysbus_properties[] = {
  523. DEFINE_PROP_HEX32("vram_size", G364SysBusState, g364.vram_size,
  524. 8 * 1024 * 1024),
  525. DEFINE_PROP_END_OF_LIST(),
  526. };
  527. static void g364fb_sysbus_class_init(ObjectClass *klass, void *data)
  528. {
  529. DeviceClass *dc = DEVICE_CLASS(klass);
  530. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  531. k->init = g364fb_sysbus_init;
  532. dc->desc = "G364 framebuffer";
  533. dc->reset = g364fb_sysbus_reset;
  534. dc->vmsd = &vmstate_g364fb;
  535. dc->props = g364fb_sysbus_properties;
  536. }
  537. static const TypeInfo g364fb_sysbus_info = {
  538. .name = "sysbus-g364",
  539. .parent = TYPE_SYS_BUS_DEVICE,
  540. .instance_size = sizeof(G364SysBusState),
  541. .class_init = g364fb_sysbus_class_init,
  542. };
  543. static void g364fb_register_types(void)
  544. {
  545. type_register_static(&g364fb_sysbus_info);
  546. }
  547. type_init(g364fb_register_types)