esp.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132
  1. #ifndef QEMU_HW_ESP_H
  2. #define QEMU_HW_ESP_H
  3. #include "scsi.h"
  4. /* esp.c */
  5. #define ESP_MAX_DEVS 7
  6. typedef void (*ESPDMAMemoryReadWriteFunc)(void *opaque, uint8_t *buf, int len);
  7. void esp_init(hwaddr espaddr, int it_shift,
  8. ESPDMAMemoryReadWriteFunc dma_memory_read,
  9. ESPDMAMemoryReadWriteFunc dma_memory_write,
  10. void *dma_opaque, qemu_irq irq, qemu_irq *reset,
  11. qemu_irq *dma_enable);
  12. #define ESP_REGS 16
  13. #define TI_BUFSZ 16
  14. typedef struct ESPState ESPState;
  15. struct ESPState {
  16. uint8_t rregs[ESP_REGS];
  17. uint8_t wregs[ESP_REGS];
  18. qemu_irq irq;
  19. uint8_t chip_id;
  20. int32_t ti_size;
  21. uint32_t ti_rptr, ti_wptr;
  22. uint32_t status;
  23. uint32_t dma;
  24. uint8_t ti_buf[TI_BUFSZ];
  25. SCSIBus bus;
  26. SCSIDevice *current_dev;
  27. SCSIRequest *current_req;
  28. uint8_t cmdbuf[TI_BUFSZ];
  29. uint32_t cmdlen;
  30. uint32_t do_cmd;
  31. /* The amount of data left in the current DMA transfer. */
  32. uint32_t dma_left;
  33. /* The size of the current DMA transfer. Zero if no transfer is in
  34. progress. */
  35. uint32_t dma_counter;
  36. int dma_enabled;
  37. uint32_t async_len;
  38. uint8_t *async_buf;
  39. ESPDMAMemoryReadWriteFunc dma_memory_read;
  40. ESPDMAMemoryReadWriteFunc dma_memory_write;
  41. void *dma_opaque;
  42. void (*dma_cb)(ESPState *s);
  43. };
  44. #define ESP_TCLO 0x0
  45. #define ESP_TCMID 0x1
  46. #define ESP_FIFO 0x2
  47. #define ESP_CMD 0x3
  48. #define ESP_RSTAT 0x4
  49. #define ESP_WBUSID 0x4
  50. #define ESP_RINTR 0x5
  51. #define ESP_WSEL 0x5
  52. #define ESP_RSEQ 0x6
  53. #define ESP_WSYNTP 0x6
  54. #define ESP_RFLAGS 0x7
  55. #define ESP_WSYNO 0x7
  56. #define ESP_CFG1 0x8
  57. #define ESP_RRES1 0x9
  58. #define ESP_WCCF 0x9
  59. #define ESP_RRES2 0xa
  60. #define ESP_WTEST 0xa
  61. #define ESP_CFG2 0xb
  62. #define ESP_CFG3 0xc
  63. #define ESP_RES3 0xd
  64. #define ESP_TCHI 0xe
  65. #define ESP_RES4 0xf
  66. #define CMD_DMA 0x80
  67. #define CMD_CMD 0x7f
  68. #define CMD_NOP 0x00
  69. #define CMD_FLUSH 0x01
  70. #define CMD_RESET 0x02
  71. #define CMD_BUSRESET 0x03
  72. #define CMD_TI 0x10
  73. #define CMD_ICCS 0x11
  74. #define CMD_MSGACC 0x12
  75. #define CMD_PAD 0x18
  76. #define CMD_SATN 0x1a
  77. #define CMD_RSTATN 0x1b
  78. #define CMD_SEL 0x41
  79. #define CMD_SELATN 0x42
  80. #define CMD_SELATNS 0x43
  81. #define CMD_ENSEL 0x44
  82. #define CMD_DISSEL 0x45
  83. #define STAT_DO 0x00
  84. #define STAT_DI 0x01
  85. #define STAT_CD 0x02
  86. #define STAT_ST 0x03
  87. #define STAT_MO 0x06
  88. #define STAT_MI 0x07
  89. #define STAT_PIO_MASK 0x06
  90. #define STAT_TC 0x10
  91. #define STAT_PE 0x20
  92. #define STAT_GE 0x40
  93. #define STAT_INT 0x80
  94. #define BUSID_DID 0x07
  95. #define INTR_FC 0x08
  96. #define INTR_BS 0x10
  97. #define INTR_DC 0x20
  98. #define INTR_RST 0x80
  99. #define SEQ_0 0x0
  100. #define SEQ_CD 0x4
  101. #define CFG1_RESREPT 0x40
  102. #define TCHI_FAS100A 0x4
  103. #define TCHI_AM53C974 0x12
  104. void esp_dma_enable(ESPState *s, int irq, int level);
  105. void esp_request_cancelled(SCSIRequest *req);
  106. void esp_command_complete(SCSIRequest *req, uint32_t status, size_t resid);
  107. void esp_transfer_data(SCSIRequest *req, uint32_t len);
  108. void esp_hard_reset(ESPState *s);
  109. uint64_t esp_reg_read(ESPState *s, uint32_t saddr);
  110. void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val);
  111. extern const VMStateDescription vmstate_esp;
  112. #endif