esp-pci.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518
  1. /*
  2. * QEMU ESP/NCR53C9x emulation
  3. *
  4. * Copyright (c) 2005-2006 Fabrice Bellard
  5. * Copyright (c) 2012 Herve Poussineau
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #include "pci/pci.h"
  26. #include "eeprom93xx.h"
  27. #include "esp.h"
  28. #include "trace.h"
  29. #include "qemu/log.h"
  30. #define TYPE_AM53C974_DEVICE "am53c974"
  31. #define DMA_CMD 0x0
  32. #define DMA_STC 0x1
  33. #define DMA_SPA 0x2
  34. #define DMA_WBC 0x3
  35. #define DMA_WAC 0x4
  36. #define DMA_STAT 0x5
  37. #define DMA_SMDLA 0x6
  38. #define DMA_WMAC 0x7
  39. #define DMA_CMD_MASK 0x03
  40. #define DMA_CMD_DIAG 0x04
  41. #define DMA_CMD_MDL 0x10
  42. #define DMA_CMD_INTE_P 0x20
  43. #define DMA_CMD_INTE_D 0x40
  44. #define DMA_CMD_DIR 0x80
  45. #define DMA_STAT_PWDN 0x01
  46. #define DMA_STAT_ERROR 0x02
  47. #define DMA_STAT_ABORT 0x04
  48. #define DMA_STAT_DONE 0x08
  49. #define DMA_STAT_SCSIINT 0x10
  50. #define DMA_STAT_BCMBLT 0x20
  51. #define SBAC_STATUS 0x1000
  52. typedef struct PCIESPState {
  53. PCIDevice dev;
  54. MemoryRegion io;
  55. uint32_t dma_regs[8];
  56. uint32_t sbac;
  57. ESPState esp;
  58. } PCIESPState;
  59. static void esp_pci_handle_idle(PCIESPState *pci, uint32_t val)
  60. {
  61. trace_esp_pci_dma_idle(val);
  62. esp_dma_enable(&pci->esp, 0, 0);
  63. }
  64. static void esp_pci_handle_blast(PCIESPState *pci, uint32_t val)
  65. {
  66. trace_esp_pci_dma_blast(val);
  67. qemu_log_mask(LOG_UNIMP, "am53c974: cmd BLAST not implemented\n");
  68. }
  69. static void esp_pci_handle_abort(PCIESPState *pci, uint32_t val)
  70. {
  71. trace_esp_pci_dma_abort(val);
  72. if (pci->esp.current_req) {
  73. scsi_req_cancel(pci->esp.current_req);
  74. }
  75. }
  76. static void esp_pci_handle_start(PCIESPState *pci, uint32_t val)
  77. {
  78. trace_esp_pci_dma_start(val);
  79. pci->dma_regs[DMA_WBC] = pci->dma_regs[DMA_STC];
  80. pci->dma_regs[DMA_WAC] = pci->dma_regs[DMA_SPA];
  81. pci->dma_regs[DMA_WMAC] = pci->dma_regs[DMA_SMDLA];
  82. pci->dma_regs[DMA_STAT] &= ~(DMA_STAT_BCMBLT | DMA_STAT_SCSIINT
  83. | DMA_STAT_DONE | DMA_STAT_ABORT
  84. | DMA_STAT_ERROR | DMA_STAT_PWDN);
  85. esp_dma_enable(&pci->esp, 0, 1);
  86. }
  87. static void esp_pci_dma_write(PCIESPState *pci, uint32_t saddr, uint32_t val)
  88. {
  89. trace_esp_pci_dma_write(saddr, pci->dma_regs[saddr], val);
  90. switch (saddr) {
  91. case DMA_CMD:
  92. pci->dma_regs[saddr] = val;
  93. switch (val & DMA_CMD_MASK) {
  94. case 0x0: /* IDLE */
  95. esp_pci_handle_idle(pci, val);
  96. break;
  97. case 0x1: /* BLAST */
  98. esp_pci_handle_blast(pci, val);
  99. break;
  100. case 0x2: /* ABORT */
  101. esp_pci_handle_abort(pci, val);
  102. break;
  103. case 0x3: /* START */
  104. esp_pci_handle_start(pci, val);
  105. break;
  106. default: /* can't happen */
  107. abort();
  108. }
  109. break;
  110. case DMA_STC:
  111. case DMA_SPA:
  112. case DMA_SMDLA:
  113. pci->dma_regs[saddr] = val;
  114. break;
  115. case DMA_STAT:
  116. if (!(pci->sbac & SBAC_STATUS)) {
  117. /* clear some bits on write */
  118. uint32_t mask = DMA_STAT_ERROR | DMA_STAT_ABORT | DMA_STAT_DONE;
  119. pci->dma_regs[DMA_STAT] &= ~(val & mask);
  120. }
  121. break;
  122. default:
  123. trace_esp_pci_error_invalid_write_dma(val, saddr);
  124. return;
  125. }
  126. }
  127. static uint32_t esp_pci_dma_read(PCIESPState *pci, uint32_t saddr)
  128. {
  129. uint32_t val;
  130. val = pci->dma_regs[saddr];
  131. if (saddr == DMA_STAT) {
  132. if (pci->esp.rregs[ESP_RSTAT] & STAT_INT) {
  133. val |= DMA_STAT_SCSIINT;
  134. }
  135. if (pci->sbac & SBAC_STATUS) {
  136. pci->dma_regs[DMA_STAT] &= ~(DMA_STAT_ERROR | DMA_STAT_ABORT |
  137. DMA_STAT_DONE);
  138. }
  139. }
  140. trace_esp_pci_dma_read(saddr, val);
  141. return val;
  142. }
  143. static void esp_pci_io_write(void *opaque, hwaddr addr,
  144. uint64_t val, unsigned int size)
  145. {
  146. PCIESPState *pci = opaque;
  147. if (size < 4 || addr & 3) {
  148. /* need to upgrade request: we only support 4-bytes accesses */
  149. uint32_t current = 0, mask;
  150. int shift;
  151. if (addr < 0x40) {
  152. current = pci->esp.wregs[addr >> 2];
  153. } else if (addr < 0x60) {
  154. current = pci->dma_regs[(addr - 0x40) >> 2];
  155. } else if (addr < 0x74) {
  156. current = pci->sbac;
  157. }
  158. shift = (4 - size) * 8;
  159. mask = (~(uint32_t)0 << shift) >> shift;
  160. shift = ((4 - (addr & 3)) & 3) * 8;
  161. val <<= shift;
  162. val |= current & ~(mask << shift);
  163. addr &= ~3;
  164. size = 4;
  165. }
  166. if (addr < 0x40) {
  167. /* SCSI core reg */
  168. esp_reg_write(&pci->esp, addr >> 2, val);
  169. } else if (addr < 0x60) {
  170. /* PCI DMA CCB */
  171. esp_pci_dma_write(pci, (addr - 0x40) >> 2, val);
  172. } else if (addr == 0x70) {
  173. /* DMA SCSI Bus and control */
  174. trace_esp_pci_sbac_write(pci->sbac, val);
  175. pci->sbac = val;
  176. } else {
  177. trace_esp_pci_error_invalid_write((int)addr);
  178. }
  179. }
  180. static uint64_t esp_pci_io_read(void *opaque, hwaddr addr,
  181. unsigned int size)
  182. {
  183. PCIESPState *pci = opaque;
  184. uint32_t ret;
  185. if (addr < 0x40) {
  186. /* SCSI core reg */
  187. ret = esp_reg_read(&pci->esp, addr >> 2);
  188. } else if (addr < 0x60) {
  189. /* PCI DMA CCB */
  190. ret = esp_pci_dma_read(pci, (addr - 0x40) >> 2);
  191. } else if (addr == 0x70) {
  192. /* DMA SCSI Bus and control */
  193. trace_esp_pci_sbac_read(pci->sbac);
  194. ret = pci->sbac;
  195. } else {
  196. /* Invalid region */
  197. trace_esp_pci_error_invalid_read((int)addr);
  198. ret = 0;
  199. }
  200. /* give only requested data */
  201. ret >>= (addr & 3) * 8;
  202. ret &= ~(~(uint64_t)0 << (8 * size));
  203. return ret;
  204. }
  205. static void esp_pci_dma_memory_rw(PCIESPState *pci, uint8_t *buf, int len,
  206. DMADirection dir)
  207. {
  208. dma_addr_t addr;
  209. DMADirection expected_dir;
  210. if (pci->dma_regs[DMA_CMD] & DMA_CMD_DIR) {
  211. expected_dir = DMA_DIRECTION_FROM_DEVICE;
  212. } else {
  213. expected_dir = DMA_DIRECTION_TO_DEVICE;
  214. }
  215. if (dir != expected_dir) {
  216. trace_esp_pci_error_invalid_dma_direction();
  217. return;
  218. }
  219. if (pci->dma_regs[DMA_STAT] & DMA_CMD_MDL) {
  220. qemu_log_mask(LOG_UNIMP, "am53c974: MDL transfer not implemented\n");
  221. }
  222. addr = pci->dma_regs[DMA_SPA];
  223. if (pci->dma_regs[DMA_WBC] < len) {
  224. len = pci->dma_regs[DMA_WBC];
  225. }
  226. pci_dma_rw(&pci->dev, addr, buf, len, dir);
  227. /* update status registers */
  228. pci->dma_regs[DMA_WBC] -= len;
  229. pci->dma_regs[DMA_WAC] += len;
  230. }
  231. static void esp_pci_dma_memory_read(void *opaque, uint8_t *buf, int len)
  232. {
  233. PCIESPState *pci = opaque;
  234. esp_pci_dma_memory_rw(pci, buf, len, DMA_DIRECTION_TO_DEVICE);
  235. }
  236. static void esp_pci_dma_memory_write(void *opaque, uint8_t *buf, int len)
  237. {
  238. PCIESPState *pci = opaque;
  239. esp_pci_dma_memory_rw(pci, buf, len, DMA_DIRECTION_FROM_DEVICE);
  240. }
  241. static const MemoryRegionOps esp_pci_io_ops = {
  242. .read = esp_pci_io_read,
  243. .write = esp_pci_io_write,
  244. .endianness = DEVICE_LITTLE_ENDIAN,
  245. .impl = {
  246. .min_access_size = 1,
  247. .max_access_size = 4,
  248. },
  249. };
  250. static void esp_pci_hard_reset(DeviceState *dev)
  251. {
  252. PCIESPState *pci = DO_UPCAST(PCIESPState, dev.qdev, dev);
  253. esp_hard_reset(&pci->esp);
  254. pci->dma_regs[DMA_CMD] &= ~(DMA_CMD_DIR | DMA_CMD_INTE_D | DMA_CMD_INTE_P
  255. | DMA_CMD_MDL | DMA_CMD_DIAG | DMA_CMD_MASK);
  256. pci->dma_regs[DMA_WBC] &= ~0xffff;
  257. pci->dma_regs[DMA_WAC] = 0xffffffff;
  258. pci->dma_regs[DMA_STAT] &= ~(DMA_STAT_BCMBLT | DMA_STAT_SCSIINT
  259. | DMA_STAT_DONE | DMA_STAT_ABORT
  260. | DMA_STAT_ERROR);
  261. pci->dma_regs[DMA_WMAC] = 0xfffffffd;
  262. }
  263. static const VMStateDescription vmstate_esp_pci_scsi = {
  264. .name = "pciespscsi",
  265. .version_id = 0,
  266. .minimum_version_id = 0,
  267. .minimum_version_id_old = 0,
  268. .fields = (VMStateField[]) {
  269. VMSTATE_PCI_DEVICE(dev, PCIESPState),
  270. VMSTATE_BUFFER_UNSAFE(dma_regs, PCIESPState, 0, 8 * sizeof(uint32_t)),
  271. VMSTATE_STRUCT(esp, PCIESPState, 0, vmstate_esp, ESPState),
  272. VMSTATE_END_OF_LIST()
  273. }
  274. };
  275. static void esp_pci_command_complete(SCSIRequest *req, uint32_t status,
  276. size_t resid)
  277. {
  278. ESPState *s = req->hba_private;
  279. PCIESPState *pci = container_of(s, PCIESPState, esp);
  280. esp_command_complete(req, status, resid);
  281. pci->dma_regs[DMA_WBC] = 0;
  282. pci->dma_regs[DMA_STAT] |= DMA_STAT_DONE;
  283. }
  284. static const struct SCSIBusInfo esp_pci_scsi_info = {
  285. .tcq = false,
  286. .max_target = ESP_MAX_DEVS,
  287. .max_lun = 7,
  288. .transfer_data = esp_transfer_data,
  289. .complete = esp_pci_command_complete,
  290. .cancel = esp_request_cancelled,
  291. };
  292. static int esp_pci_scsi_init(PCIDevice *dev)
  293. {
  294. PCIESPState *pci = DO_UPCAST(PCIESPState, dev, dev);
  295. ESPState *s = &pci->esp;
  296. uint8_t *pci_conf;
  297. pci_conf = pci->dev.config;
  298. /* Interrupt pin A */
  299. pci_conf[PCI_INTERRUPT_PIN] = 0x01;
  300. s->dma_memory_read = esp_pci_dma_memory_read;
  301. s->dma_memory_write = esp_pci_dma_memory_write;
  302. s->dma_opaque = pci;
  303. s->chip_id = TCHI_AM53C974;
  304. memory_region_init_io(&pci->io, &esp_pci_io_ops, pci, "esp-io", 0x80);
  305. pci_register_bar(&pci->dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &pci->io);
  306. s->irq = pci->dev.irq[0];
  307. scsi_bus_new(&s->bus, &dev->qdev, &esp_pci_scsi_info);
  308. if (!dev->qdev.hotplugged) {
  309. return scsi_bus_legacy_handle_cmdline(&s->bus);
  310. }
  311. return 0;
  312. }
  313. static void esp_pci_scsi_uninit(PCIDevice *d)
  314. {
  315. PCIESPState *pci = DO_UPCAST(PCIESPState, dev, d);
  316. memory_region_destroy(&pci->io);
  317. }
  318. static void esp_pci_class_init(ObjectClass *klass, void *data)
  319. {
  320. DeviceClass *dc = DEVICE_CLASS(klass);
  321. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  322. k->init = esp_pci_scsi_init;
  323. k->exit = esp_pci_scsi_uninit;
  324. k->vendor_id = PCI_VENDOR_ID_AMD;
  325. k->device_id = PCI_DEVICE_ID_AMD_SCSI;
  326. k->revision = 0x10;
  327. k->class_id = PCI_CLASS_STORAGE_SCSI;
  328. dc->desc = "AMD Am53c974 PCscsi-PCI SCSI adapter";
  329. dc->reset = esp_pci_hard_reset;
  330. dc->vmsd = &vmstate_esp_pci_scsi;
  331. }
  332. static const TypeInfo esp_pci_info = {
  333. .name = TYPE_AM53C974_DEVICE,
  334. .parent = TYPE_PCI_DEVICE,
  335. .instance_size = sizeof(PCIESPState),
  336. .class_init = esp_pci_class_init,
  337. };
  338. typedef struct {
  339. PCIESPState pci;
  340. eeprom_t *eeprom;
  341. } DC390State;
  342. #define TYPE_DC390_DEVICE "dc390"
  343. #define DC390(obj) \
  344. OBJECT_CHECK(DC390State, obj, TYPE_DC390_DEVICE)
  345. #define EE_ADAPT_SCSI_ID 64
  346. #define EE_MODE2 65
  347. #define EE_DELAY 66
  348. #define EE_TAG_CMD_NUM 67
  349. #define EE_ADAPT_OPTIONS 68
  350. #define EE_BOOT_SCSI_ID 69
  351. #define EE_BOOT_SCSI_LUN 70
  352. #define EE_CHKSUM1 126
  353. #define EE_CHKSUM2 127
  354. #define EE_ADAPT_OPTION_F6_F8_AT_BOOT 0x01
  355. #define EE_ADAPT_OPTION_BOOT_FROM_CDROM 0x02
  356. #define EE_ADAPT_OPTION_INT13 0x04
  357. #define EE_ADAPT_OPTION_SCAM_SUPPORT 0x08
  358. static uint32_t dc390_read_config(PCIDevice *dev, uint32_t addr, int l)
  359. {
  360. DC390State *pci = DC390(dev);
  361. uint32_t val;
  362. val = pci_default_read_config(dev, addr, l);
  363. if (addr == 0x00 && l == 1) {
  364. /* First byte of address space is AND-ed with EEPROM DO line */
  365. if (!eeprom93xx_read(pci->eeprom)) {
  366. val &= ~0xff;
  367. }
  368. }
  369. return val;
  370. }
  371. static void dc390_write_config(PCIDevice *dev,
  372. uint32_t addr, uint32_t val, int l)
  373. {
  374. DC390State *pci = DC390(dev);
  375. if (addr == 0x80) {
  376. /* EEPROM write */
  377. int eesk = val & 0x80 ? 1 : 0;
  378. int eedi = val & 0x40 ? 1 : 0;
  379. eeprom93xx_write(pci->eeprom, 1, eesk, eedi);
  380. } else if (addr == 0xc0) {
  381. /* EEPROM CS low */
  382. eeprom93xx_write(pci->eeprom, 0, 0, 0);
  383. } else {
  384. pci_default_write_config(dev, addr, val, l);
  385. }
  386. }
  387. static int dc390_scsi_init(PCIDevice *dev)
  388. {
  389. DC390State *pci = DC390(dev);
  390. uint8_t *contents;
  391. uint16_t chksum = 0;
  392. int i, ret;
  393. /* init base class */
  394. ret = esp_pci_scsi_init(dev);
  395. if (ret < 0) {
  396. return ret;
  397. }
  398. /* EEPROM */
  399. pci->eeprom = eeprom93xx_new(DEVICE(dev), 64);
  400. /* set default eeprom values */
  401. contents = (uint8_t *)eeprom93xx_data(pci->eeprom);
  402. for (i = 0; i < 16; i++) {
  403. contents[i * 2] = 0x57;
  404. contents[i * 2 + 1] = 0x00;
  405. }
  406. contents[EE_ADAPT_SCSI_ID] = 7;
  407. contents[EE_MODE2] = 0x0f;
  408. contents[EE_TAG_CMD_NUM] = 0x04;
  409. contents[EE_ADAPT_OPTIONS] = EE_ADAPT_OPTION_F6_F8_AT_BOOT
  410. | EE_ADAPT_OPTION_BOOT_FROM_CDROM
  411. | EE_ADAPT_OPTION_INT13;
  412. /* update eeprom checksum */
  413. for (i = 0; i < EE_CHKSUM1; i += 2) {
  414. chksum += contents[i] + (((uint16_t)contents[i + 1]) << 8);
  415. }
  416. chksum = 0x1234 - chksum;
  417. contents[EE_CHKSUM1] = chksum & 0xff;
  418. contents[EE_CHKSUM2] = chksum >> 8;
  419. return 0;
  420. }
  421. static void dc390_class_init(ObjectClass *klass, void *data)
  422. {
  423. DeviceClass *dc = DEVICE_CLASS(klass);
  424. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  425. k->init = dc390_scsi_init;
  426. k->config_read = dc390_read_config;
  427. k->config_write = dc390_write_config;
  428. dc->desc = "Tekram DC-390 SCSI adapter";
  429. }
  430. static const TypeInfo dc390_info = {
  431. .name = "dc390",
  432. .parent = TYPE_AM53C974_DEVICE,
  433. .instance_size = sizeof(DC390State),
  434. .class_init = dc390_class_init,
  435. };
  436. static void esp_pci_register_types(void)
  437. {
  438. type_register_static(&esp_pci_info);
  439. type_register_static(&dc390_info);
  440. }
  441. type_init(esp_pci_register_types)