cs4231.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181
  1. /*
  2. * QEMU Crystal CS4231 audio chip emulation
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "sysbus.h"
  25. #include "trace.h"
  26. /*
  27. * In addition to Crystal CS4231 there is a DMA controller on Sparc.
  28. */
  29. #define CS_SIZE 0x40
  30. #define CS_REGS 16
  31. #define CS_DREGS 32
  32. #define CS_MAXDREG (CS_DREGS - 1)
  33. typedef struct CSState {
  34. SysBusDevice busdev;
  35. MemoryRegion iomem;
  36. qemu_irq irq;
  37. uint32_t regs[CS_REGS];
  38. uint8_t dregs[CS_DREGS];
  39. } CSState;
  40. #define CS_RAP(s) ((s)->regs[0] & CS_MAXDREG)
  41. #define CS_VER 0xa0
  42. #define CS_CDC_VER 0x8a
  43. static void cs_reset(DeviceState *d)
  44. {
  45. CSState *s = container_of(d, CSState, busdev.qdev);
  46. memset(s->regs, 0, CS_REGS * 4);
  47. memset(s->dregs, 0, CS_DREGS);
  48. s->dregs[12] = CS_CDC_VER;
  49. s->dregs[25] = CS_VER;
  50. }
  51. static uint64_t cs_mem_read(void *opaque, hwaddr addr,
  52. unsigned size)
  53. {
  54. CSState *s = opaque;
  55. uint32_t saddr, ret;
  56. saddr = addr >> 2;
  57. switch (saddr) {
  58. case 1:
  59. switch (CS_RAP(s)) {
  60. case 3: // Write only
  61. ret = 0;
  62. break;
  63. default:
  64. ret = s->dregs[CS_RAP(s)];
  65. break;
  66. }
  67. trace_cs4231_mem_readl_dreg(CS_RAP(s), ret);
  68. break;
  69. default:
  70. ret = s->regs[saddr];
  71. trace_cs4231_mem_readl_reg(saddr, ret);
  72. break;
  73. }
  74. return ret;
  75. }
  76. static void cs_mem_write(void *opaque, hwaddr addr,
  77. uint64_t val, unsigned size)
  78. {
  79. CSState *s = opaque;
  80. uint32_t saddr;
  81. saddr = addr >> 2;
  82. trace_cs4231_mem_writel_reg(saddr, s->regs[saddr], val);
  83. switch (saddr) {
  84. case 1:
  85. trace_cs4231_mem_writel_dreg(CS_RAP(s), s->dregs[CS_RAP(s)], val);
  86. switch(CS_RAP(s)) {
  87. case 11:
  88. case 25: // Read only
  89. break;
  90. case 12:
  91. val &= 0x40;
  92. val |= CS_CDC_VER; // Codec version
  93. s->dregs[CS_RAP(s)] = val;
  94. break;
  95. default:
  96. s->dregs[CS_RAP(s)] = val;
  97. break;
  98. }
  99. break;
  100. case 2: // Read only
  101. break;
  102. case 4:
  103. if (val & 1) {
  104. cs_reset(&s->busdev.qdev);
  105. }
  106. val &= 0x7f;
  107. s->regs[saddr] = val;
  108. break;
  109. default:
  110. s->regs[saddr] = val;
  111. break;
  112. }
  113. }
  114. static const MemoryRegionOps cs_mem_ops = {
  115. .read = cs_mem_read,
  116. .write = cs_mem_write,
  117. .endianness = DEVICE_NATIVE_ENDIAN,
  118. };
  119. static const VMStateDescription vmstate_cs4231 = {
  120. .name ="cs4231",
  121. .version_id = 1,
  122. .minimum_version_id = 1,
  123. .minimum_version_id_old = 1,
  124. .fields = (VMStateField []) {
  125. VMSTATE_UINT32_ARRAY(regs, CSState, CS_REGS),
  126. VMSTATE_UINT8_ARRAY(dregs, CSState, CS_DREGS),
  127. VMSTATE_END_OF_LIST()
  128. }
  129. };
  130. static int cs4231_init1(SysBusDevice *dev)
  131. {
  132. CSState *s = FROM_SYSBUS(CSState, dev);
  133. memory_region_init_io(&s->iomem, &cs_mem_ops, s, "cs4321", CS_SIZE);
  134. sysbus_init_mmio(dev, &s->iomem);
  135. sysbus_init_irq(dev, &s->irq);
  136. return 0;
  137. }
  138. static Property cs4231_properties[] = {
  139. {.name = NULL},
  140. };
  141. static void cs4231_class_init(ObjectClass *klass, void *data)
  142. {
  143. DeviceClass *dc = DEVICE_CLASS(klass);
  144. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  145. k->init = cs4231_init1;
  146. dc->reset = cs_reset;
  147. dc->vmsd = &vmstate_cs4231;
  148. dc->props = cs4231_properties;
  149. }
  150. static const TypeInfo cs4231_info = {
  151. .name = "SUNW,CS4231",
  152. .parent = TYPE_SYS_BUS_DEVICE,
  153. .instance_size = sizeof(CSState),
  154. .class_init = cs4231_class_init,
  155. };
  156. static void cs4231_register_types(void)
  157. {
  158. type_register_static(&cs4231_info);
  159. }
  160. type_init(cs4231_register_types)