2
0

arm_timer.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399
  1. /*
  2. * ARM PrimeCell Timer modules.
  3. *
  4. * Copyright (c) 2005-2006 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GPL.
  8. */
  9. #include "sysbus.h"
  10. #include "qemu/timer.h"
  11. #include "qemu-common.h"
  12. #include "qdev.h"
  13. #include "ptimer.h"
  14. /* Common timer implementation. */
  15. #define TIMER_CTRL_ONESHOT (1 << 0)
  16. #define TIMER_CTRL_32BIT (1 << 1)
  17. #define TIMER_CTRL_DIV1 (0 << 2)
  18. #define TIMER_CTRL_DIV16 (1 << 2)
  19. #define TIMER_CTRL_DIV256 (2 << 2)
  20. #define TIMER_CTRL_IE (1 << 5)
  21. #define TIMER_CTRL_PERIODIC (1 << 6)
  22. #define TIMER_CTRL_ENABLE (1 << 7)
  23. typedef struct {
  24. ptimer_state *timer;
  25. uint32_t control;
  26. uint32_t limit;
  27. int freq;
  28. int int_level;
  29. qemu_irq irq;
  30. } arm_timer_state;
  31. /* Check all active timers, and schedule the next timer interrupt. */
  32. static void arm_timer_update(arm_timer_state *s)
  33. {
  34. /* Update interrupts. */
  35. if (s->int_level && (s->control & TIMER_CTRL_IE)) {
  36. qemu_irq_raise(s->irq);
  37. } else {
  38. qemu_irq_lower(s->irq);
  39. }
  40. }
  41. static uint32_t arm_timer_read(void *opaque, hwaddr offset)
  42. {
  43. arm_timer_state *s = (arm_timer_state *)opaque;
  44. switch (offset >> 2) {
  45. case 0: /* TimerLoad */
  46. case 6: /* TimerBGLoad */
  47. return s->limit;
  48. case 1: /* TimerValue */
  49. return ptimer_get_count(s->timer);
  50. case 2: /* TimerControl */
  51. return s->control;
  52. case 4: /* TimerRIS */
  53. return s->int_level;
  54. case 5: /* TimerMIS */
  55. if ((s->control & TIMER_CTRL_IE) == 0)
  56. return 0;
  57. return s->int_level;
  58. default:
  59. qemu_log_mask(LOG_GUEST_ERROR,
  60. "%s: Bad offset %x\n", __func__, (int)offset);
  61. return 0;
  62. }
  63. }
  64. /* Reset the timer limit after settings have changed. */
  65. static void arm_timer_recalibrate(arm_timer_state *s, int reload)
  66. {
  67. uint32_t limit;
  68. if ((s->control & (TIMER_CTRL_PERIODIC | TIMER_CTRL_ONESHOT)) == 0) {
  69. /* Free running. */
  70. if (s->control & TIMER_CTRL_32BIT)
  71. limit = 0xffffffff;
  72. else
  73. limit = 0xffff;
  74. } else {
  75. /* Periodic. */
  76. limit = s->limit;
  77. }
  78. ptimer_set_limit(s->timer, limit, reload);
  79. }
  80. static void arm_timer_write(void *opaque, hwaddr offset,
  81. uint32_t value)
  82. {
  83. arm_timer_state *s = (arm_timer_state *)opaque;
  84. int freq;
  85. switch (offset >> 2) {
  86. case 0: /* TimerLoad */
  87. s->limit = value;
  88. arm_timer_recalibrate(s, 1);
  89. break;
  90. case 1: /* TimerValue */
  91. /* ??? Linux seems to want to write to this readonly register.
  92. Ignore it. */
  93. break;
  94. case 2: /* TimerControl */
  95. if (s->control & TIMER_CTRL_ENABLE) {
  96. /* Pause the timer if it is running. This may cause some
  97. inaccuracy dure to rounding, but avoids a whole lot of other
  98. messyness. */
  99. ptimer_stop(s->timer);
  100. }
  101. s->control = value;
  102. freq = s->freq;
  103. /* ??? Need to recalculate expiry time after changing divisor. */
  104. switch ((value >> 2) & 3) {
  105. case 1: freq >>= 4; break;
  106. case 2: freq >>= 8; break;
  107. }
  108. arm_timer_recalibrate(s, s->control & TIMER_CTRL_ENABLE);
  109. ptimer_set_freq(s->timer, freq);
  110. if (s->control & TIMER_CTRL_ENABLE) {
  111. /* Restart the timer if still enabled. */
  112. ptimer_run(s->timer, (s->control & TIMER_CTRL_ONESHOT) != 0);
  113. }
  114. break;
  115. case 3: /* TimerIntClr */
  116. s->int_level = 0;
  117. break;
  118. case 6: /* TimerBGLoad */
  119. s->limit = value;
  120. arm_timer_recalibrate(s, 0);
  121. break;
  122. default:
  123. qemu_log_mask(LOG_GUEST_ERROR,
  124. "%s: Bad offset %x\n", __func__, (int)offset);
  125. }
  126. arm_timer_update(s);
  127. }
  128. static void arm_timer_tick(void *opaque)
  129. {
  130. arm_timer_state *s = (arm_timer_state *)opaque;
  131. s->int_level = 1;
  132. arm_timer_update(s);
  133. }
  134. static const VMStateDescription vmstate_arm_timer = {
  135. .name = "arm_timer",
  136. .version_id = 1,
  137. .minimum_version_id = 1,
  138. .minimum_version_id_old = 1,
  139. .fields = (VMStateField[]) {
  140. VMSTATE_UINT32(control, arm_timer_state),
  141. VMSTATE_UINT32(limit, arm_timer_state),
  142. VMSTATE_INT32(int_level, arm_timer_state),
  143. VMSTATE_PTIMER(timer, arm_timer_state),
  144. VMSTATE_END_OF_LIST()
  145. }
  146. };
  147. static arm_timer_state *arm_timer_init(uint32_t freq)
  148. {
  149. arm_timer_state *s;
  150. QEMUBH *bh;
  151. s = (arm_timer_state *)g_malloc0(sizeof(arm_timer_state));
  152. s->freq = freq;
  153. s->control = TIMER_CTRL_IE;
  154. bh = qemu_bh_new(arm_timer_tick, s);
  155. s->timer = ptimer_init(bh);
  156. vmstate_register(NULL, -1, &vmstate_arm_timer, s);
  157. return s;
  158. }
  159. /* ARM PrimeCell SP804 dual timer module.
  160. * Docs at
  161. * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0271d/index.html
  162. */
  163. typedef struct {
  164. SysBusDevice busdev;
  165. MemoryRegion iomem;
  166. arm_timer_state *timer[2];
  167. uint32_t freq0, freq1;
  168. int level[2];
  169. qemu_irq irq;
  170. } sp804_state;
  171. static const uint8_t sp804_ids[] = {
  172. /* Timer ID */
  173. 0x04, 0x18, 0x14, 0,
  174. /* PrimeCell ID */
  175. 0xd, 0xf0, 0x05, 0xb1
  176. };
  177. /* Merge the IRQs from the two component devices. */
  178. static void sp804_set_irq(void *opaque, int irq, int level)
  179. {
  180. sp804_state *s = (sp804_state *)opaque;
  181. s->level[irq] = level;
  182. qemu_set_irq(s->irq, s->level[0] || s->level[1]);
  183. }
  184. static uint64_t sp804_read(void *opaque, hwaddr offset,
  185. unsigned size)
  186. {
  187. sp804_state *s = (sp804_state *)opaque;
  188. if (offset < 0x20) {
  189. return arm_timer_read(s->timer[0], offset);
  190. }
  191. if (offset < 0x40) {
  192. return arm_timer_read(s->timer[1], offset - 0x20);
  193. }
  194. /* TimerPeriphID */
  195. if (offset >= 0xfe0 && offset <= 0xffc) {
  196. return sp804_ids[(offset - 0xfe0) >> 2];
  197. }
  198. switch (offset) {
  199. /* Integration Test control registers, which we won't support */
  200. case 0xf00: /* TimerITCR */
  201. case 0xf04: /* TimerITOP (strictly write only but..) */
  202. qemu_log_mask(LOG_UNIMP,
  203. "%s: integration test registers unimplemented\n",
  204. __func__);
  205. return 0;
  206. }
  207. qemu_log_mask(LOG_GUEST_ERROR,
  208. "%s: Bad offset %x\n", __func__, (int)offset);
  209. return 0;
  210. }
  211. static void sp804_write(void *opaque, hwaddr offset,
  212. uint64_t value, unsigned size)
  213. {
  214. sp804_state *s = (sp804_state *)opaque;
  215. if (offset < 0x20) {
  216. arm_timer_write(s->timer[0], offset, value);
  217. return;
  218. }
  219. if (offset < 0x40) {
  220. arm_timer_write(s->timer[1], offset - 0x20, value);
  221. return;
  222. }
  223. /* Technically we could be writing to the Test Registers, but not likely */
  224. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %x\n",
  225. __func__, (int)offset);
  226. }
  227. static const MemoryRegionOps sp804_ops = {
  228. .read = sp804_read,
  229. .write = sp804_write,
  230. .endianness = DEVICE_NATIVE_ENDIAN,
  231. };
  232. static const VMStateDescription vmstate_sp804 = {
  233. .name = "sp804",
  234. .version_id = 1,
  235. .minimum_version_id = 1,
  236. .minimum_version_id_old = 1,
  237. .fields = (VMStateField[]) {
  238. VMSTATE_INT32_ARRAY(level, sp804_state, 2),
  239. VMSTATE_END_OF_LIST()
  240. }
  241. };
  242. static int sp804_init(SysBusDevice *dev)
  243. {
  244. sp804_state *s = FROM_SYSBUS(sp804_state, dev);
  245. qemu_irq *qi;
  246. qi = qemu_allocate_irqs(sp804_set_irq, s, 2);
  247. sysbus_init_irq(dev, &s->irq);
  248. s->timer[0] = arm_timer_init(s->freq0);
  249. s->timer[1] = arm_timer_init(s->freq1);
  250. s->timer[0]->irq = qi[0];
  251. s->timer[1]->irq = qi[1];
  252. memory_region_init_io(&s->iomem, &sp804_ops, s, "sp804", 0x1000);
  253. sysbus_init_mmio(dev, &s->iomem);
  254. vmstate_register(&dev->qdev, -1, &vmstate_sp804, s);
  255. return 0;
  256. }
  257. /* Integrator/CP timer module. */
  258. typedef struct {
  259. SysBusDevice busdev;
  260. MemoryRegion iomem;
  261. arm_timer_state *timer[3];
  262. } icp_pit_state;
  263. static uint64_t icp_pit_read(void *opaque, hwaddr offset,
  264. unsigned size)
  265. {
  266. icp_pit_state *s = (icp_pit_state *)opaque;
  267. int n;
  268. /* ??? Don't know the PrimeCell ID for this device. */
  269. n = offset >> 8;
  270. if (n > 2) {
  271. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n);
  272. }
  273. return arm_timer_read(s->timer[n], offset & 0xff);
  274. }
  275. static void icp_pit_write(void *opaque, hwaddr offset,
  276. uint64_t value, unsigned size)
  277. {
  278. icp_pit_state *s = (icp_pit_state *)opaque;
  279. int n;
  280. n = offset >> 8;
  281. if (n > 2) {
  282. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n);
  283. }
  284. arm_timer_write(s->timer[n], offset & 0xff, value);
  285. }
  286. static const MemoryRegionOps icp_pit_ops = {
  287. .read = icp_pit_read,
  288. .write = icp_pit_write,
  289. .endianness = DEVICE_NATIVE_ENDIAN,
  290. };
  291. static int icp_pit_init(SysBusDevice *dev)
  292. {
  293. icp_pit_state *s = FROM_SYSBUS(icp_pit_state, dev);
  294. /* Timer 0 runs at the system clock speed (40MHz). */
  295. s->timer[0] = arm_timer_init(40000000);
  296. /* The other two timers run at 1MHz. */
  297. s->timer[1] = arm_timer_init(1000000);
  298. s->timer[2] = arm_timer_init(1000000);
  299. sysbus_init_irq(dev, &s->timer[0]->irq);
  300. sysbus_init_irq(dev, &s->timer[1]->irq);
  301. sysbus_init_irq(dev, &s->timer[2]->irq);
  302. memory_region_init_io(&s->iomem, &icp_pit_ops, s, "icp_pit", 0x1000);
  303. sysbus_init_mmio(dev, &s->iomem);
  304. /* This device has no state to save/restore. The component timers will
  305. save themselves. */
  306. return 0;
  307. }
  308. static void icp_pit_class_init(ObjectClass *klass, void *data)
  309. {
  310. SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
  311. sdc->init = icp_pit_init;
  312. }
  313. static const TypeInfo icp_pit_info = {
  314. .name = "integrator_pit",
  315. .parent = TYPE_SYS_BUS_DEVICE,
  316. .instance_size = sizeof(icp_pit_state),
  317. .class_init = icp_pit_class_init,
  318. };
  319. static Property sp804_properties[] = {
  320. DEFINE_PROP_UINT32("freq0", sp804_state, freq0, 1000000),
  321. DEFINE_PROP_UINT32("freq1", sp804_state, freq1, 1000000),
  322. DEFINE_PROP_END_OF_LIST(),
  323. };
  324. static void sp804_class_init(ObjectClass *klass, void *data)
  325. {
  326. SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
  327. DeviceClass *k = DEVICE_CLASS(klass);
  328. sdc->init = sp804_init;
  329. k->props = sp804_properties;
  330. }
  331. static const TypeInfo sp804_info = {
  332. .name = "sp804",
  333. .parent = TYPE_SYS_BUS_DEVICE,
  334. .instance_size = sizeof(sp804_state),
  335. .class_init = sp804_class_init,
  336. };
  337. static void arm_timer_register_types(void)
  338. {
  339. type_register_static(&icp_pit_info);
  340. type_register_static(&sp804_info);
  341. }
  342. type_init(arm_timer_register_types)