ac97.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438
  1. /*
  2. * Copyright (C) 2006 InnoTek Systemberatung GmbH
  3. *
  4. * This file is part of VirtualBox Open Source Edition (OSE), as
  5. * available from http://www.virtualbox.org. This file is free software;
  6. * you can redistribute it and/or modify it under the terms of the GNU
  7. * General Public License as published by the Free Software Foundation,
  8. * in version 2 as it comes in the "COPYING" file of the VirtualBox OSE
  9. * distribution. VirtualBox OSE is distributed in the hope that it will
  10. * be useful, but WITHOUT ANY WARRANTY of any kind.
  11. *
  12. * If you received this file as part of a commercial VirtualBox
  13. * distribution, then only the terms of your commercial VirtualBox
  14. * license agreement apply instead of the previous paragraph.
  15. *
  16. * Contributions after 2012-01-13 are licensed under the terms of the
  17. * GNU GPL, version 2 or (at your option) any later version.
  18. */
  19. #include "hw.h"
  20. #include "audiodev.h"
  21. #include "audio/audio.h"
  22. #include "pci/pci.h"
  23. #include "sysemu/dma.h"
  24. enum {
  25. AC97_Reset = 0x00,
  26. AC97_Master_Volume_Mute = 0x02,
  27. AC97_Headphone_Volume_Mute = 0x04,
  28. AC97_Master_Volume_Mono_Mute = 0x06,
  29. AC97_Master_Tone_RL = 0x08,
  30. AC97_PC_BEEP_Volume_Mute = 0x0A,
  31. AC97_Phone_Volume_Mute = 0x0C,
  32. AC97_Mic_Volume_Mute = 0x0E,
  33. AC97_Line_In_Volume_Mute = 0x10,
  34. AC97_CD_Volume_Mute = 0x12,
  35. AC97_Video_Volume_Mute = 0x14,
  36. AC97_Aux_Volume_Mute = 0x16,
  37. AC97_PCM_Out_Volume_Mute = 0x18,
  38. AC97_Record_Select = 0x1A,
  39. AC97_Record_Gain_Mute = 0x1C,
  40. AC97_Record_Gain_Mic_Mute = 0x1E,
  41. AC97_General_Purpose = 0x20,
  42. AC97_3D_Control = 0x22,
  43. AC97_AC_97_RESERVED = 0x24,
  44. AC97_Powerdown_Ctrl_Stat = 0x26,
  45. AC97_Extended_Audio_ID = 0x28,
  46. AC97_Extended_Audio_Ctrl_Stat = 0x2A,
  47. AC97_PCM_Front_DAC_Rate = 0x2C,
  48. AC97_PCM_Surround_DAC_Rate = 0x2E,
  49. AC97_PCM_LFE_DAC_Rate = 0x30,
  50. AC97_PCM_LR_ADC_Rate = 0x32,
  51. AC97_MIC_ADC_Rate = 0x34,
  52. AC97_6Ch_Vol_C_LFE_Mute = 0x36,
  53. AC97_6Ch_Vol_L_R_Surround_Mute = 0x38,
  54. AC97_Vendor_Reserved = 0x58,
  55. AC97_Sigmatel_Analog = 0x6c, /* We emulate a Sigmatel codec */
  56. AC97_Sigmatel_Dac2Invert = 0x6e, /* We emulate a Sigmatel codec */
  57. AC97_Vendor_ID1 = 0x7c,
  58. AC97_Vendor_ID2 = 0x7e
  59. };
  60. #define SOFT_VOLUME
  61. #define SR_FIFOE 16 /* rwc */
  62. #define SR_BCIS 8 /* rwc */
  63. #define SR_LVBCI 4 /* rwc */
  64. #define SR_CELV 2 /* ro */
  65. #define SR_DCH 1 /* ro */
  66. #define SR_VALID_MASK ((1 << 5) - 1)
  67. #define SR_WCLEAR_MASK (SR_FIFOE | SR_BCIS | SR_LVBCI)
  68. #define SR_RO_MASK (SR_DCH | SR_CELV)
  69. #define SR_INT_MASK (SR_FIFOE | SR_BCIS | SR_LVBCI)
  70. #define CR_IOCE 16 /* rw */
  71. #define CR_FEIE 8 /* rw */
  72. #define CR_LVBIE 4 /* rw */
  73. #define CR_RR 2 /* rw */
  74. #define CR_RPBM 1 /* rw */
  75. #define CR_VALID_MASK ((1 << 5) - 1)
  76. #define CR_DONT_CLEAR_MASK (CR_IOCE | CR_FEIE | CR_LVBIE)
  77. #define GC_WR 4 /* rw */
  78. #define GC_CR 2 /* rw */
  79. #define GC_VALID_MASK ((1 << 6) - 1)
  80. #define GS_MD3 (1<<17) /* rw */
  81. #define GS_AD3 (1<<16) /* rw */
  82. #define GS_RCS (1<<15) /* rwc */
  83. #define GS_B3S12 (1<<14) /* ro */
  84. #define GS_B2S12 (1<<13) /* ro */
  85. #define GS_B1S12 (1<<12) /* ro */
  86. #define GS_S1R1 (1<<11) /* rwc */
  87. #define GS_S0R1 (1<<10) /* rwc */
  88. #define GS_S1CR (1<<9) /* ro */
  89. #define GS_S0CR (1<<8) /* ro */
  90. #define GS_MINT (1<<7) /* ro */
  91. #define GS_POINT (1<<6) /* ro */
  92. #define GS_PIINT (1<<5) /* ro */
  93. #define GS_RSRVD ((1<<4)|(1<<3))
  94. #define GS_MOINT (1<<2) /* ro */
  95. #define GS_MIINT (1<<1) /* ro */
  96. #define GS_GSCI 1 /* rwc */
  97. #define GS_RO_MASK (GS_B3S12| \
  98. GS_B2S12| \
  99. GS_B1S12| \
  100. GS_S1CR| \
  101. GS_S0CR| \
  102. GS_MINT| \
  103. GS_POINT| \
  104. GS_PIINT| \
  105. GS_RSRVD| \
  106. GS_MOINT| \
  107. GS_MIINT)
  108. #define GS_VALID_MASK ((1 << 18) - 1)
  109. #define GS_WCLEAR_MASK (GS_RCS|GS_S1R1|GS_S0R1|GS_GSCI)
  110. #define BD_IOC (1<<31)
  111. #define BD_BUP (1<<30)
  112. #define EACS_VRA 1
  113. #define EACS_VRM 8
  114. #define MUTE_SHIFT 15
  115. #define REC_MASK 7
  116. enum {
  117. REC_MIC = 0,
  118. REC_CD,
  119. REC_VIDEO,
  120. REC_AUX,
  121. REC_LINE_IN,
  122. REC_STEREO_MIX,
  123. REC_MONO_MIX,
  124. REC_PHONE
  125. };
  126. typedef struct BD {
  127. uint32_t addr;
  128. uint32_t ctl_len;
  129. } BD;
  130. typedef struct AC97BusMasterRegs {
  131. uint32_t bdbar; /* rw 0 */
  132. uint8_t civ; /* ro 0 */
  133. uint8_t lvi; /* rw 0 */
  134. uint16_t sr; /* rw 1 */
  135. uint16_t picb; /* ro 0 */
  136. uint8_t piv; /* ro 0 */
  137. uint8_t cr; /* rw 0 */
  138. unsigned int bd_valid;
  139. BD bd;
  140. } AC97BusMasterRegs;
  141. typedef struct AC97LinkState {
  142. PCIDevice dev;
  143. QEMUSoundCard card;
  144. uint32_t use_broken_id;
  145. uint32_t glob_cnt;
  146. uint32_t glob_sta;
  147. uint32_t cas;
  148. uint32_t last_samp;
  149. AC97BusMasterRegs bm_regs[3];
  150. uint8_t mixer_data[256];
  151. SWVoiceIn *voice_pi;
  152. SWVoiceOut *voice_po;
  153. SWVoiceIn *voice_mc;
  154. int invalid_freq[3];
  155. uint8_t silence[128];
  156. int bup_flag;
  157. MemoryRegion io_nam;
  158. MemoryRegion io_nabm;
  159. } AC97LinkState;
  160. enum {
  161. BUP_SET = 1,
  162. BUP_LAST = 2
  163. };
  164. #ifdef DEBUG_AC97
  165. #define dolog(...) AUD_log ("ac97", __VA_ARGS__)
  166. #else
  167. #define dolog(...)
  168. #endif
  169. #define MKREGS(prefix, start) \
  170. enum { \
  171. prefix ## _BDBAR = start, \
  172. prefix ## _CIV = start + 4, \
  173. prefix ## _LVI = start + 5, \
  174. prefix ## _SR = start + 6, \
  175. prefix ## _PICB = start + 8, \
  176. prefix ## _PIV = start + 10, \
  177. prefix ## _CR = start + 11 \
  178. }
  179. enum {
  180. PI_INDEX = 0,
  181. PO_INDEX,
  182. MC_INDEX,
  183. LAST_INDEX
  184. };
  185. MKREGS (PI, PI_INDEX * 16);
  186. MKREGS (PO, PO_INDEX * 16);
  187. MKREGS (MC, MC_INDEX * 16);
  188. enum {
  189. GLOB_CNT = 0x2c,
  190. GLOB_STA = 0x30,
  191. CAS = 0x34
  192. };
  193. #define GET_BM(index) (((index) >> 4) & 3)
  194. static void po_callback (void *opaque, int free);
  195. static void pi_callback (void *opaque, int avail);
  196. static void mc_callback (void *opaque, int avail);
  197. static void warm_reset (AC97LinkState *s)
  198. {
  199. (void) s;
  200. }
  201. static void cold_reset (AC97LinkState * s)
  202. {
  203. (void) s;
  204. }
  205. static void fetch_bd (AC97LinkState *s, AC97BusMasterRegs *r)
  206. {
  207. uint8_t b[8];
  208. pci_dma_read (&s->dev, r->bdbar + r->civ * 8, b, 8);
  209. r->bd_valid = 1;
  210. r->bd.addr = le32_to_cpu (*(uint32_t *) &b[0]) & ~3;
  211. r->bd.ctl_len = le32_to_cpu (*(uint32_t *) &b[4]);
  212. r->picb = r->bd.ctl_len & 0xffff;
  213. dolog ("bd %2d addr=%#x ctl=%#06x len=%#x(%d bytes)\n",
  214. r->civ, r->bd.addr, r->bd.ctl_len >> 16,
  215. r->bd.ctl_len & 0xffff,
  216. (r->bd.ctl_len & 0xffff) << 1);
  217. }
  218. static void update_sr (AC97LinkState *s, AC97BusMasterRegs *r, uint32_t new_sr)
  219. {
  220. int event = 0;
  221. int level = 0;
  222. uint32_t new_mask = new_sr & SR_INT_MASK;
  223. uint32_t old_mask = r->sr & SR_INT_MASK;
  224. uint32_t masks[] = {GS_PIINT, GS_POINT, GS_MINT};
  225. if (new_mask ^ old_mask) {
  226. /** @todo is IRQ deasserted when only one of status bits is cleared? */
  227. if (!new_mask) {
  228. event = 1;
  229. level = 0;
  230. }
  231. else {
  232. if ((new_mask & SR_LVBCI) && (r->cr & CR_LVBIE)) {
  233. event = 1;
  234. level = 1;
  235. }
  236. if ((new_mask & SR_BCIS) && (r->cr & CR_IOCE)) {
  237. event = 1;
  238. level = 1;
  239. }
  240. }
  241. }
  242. r->sr = new_sr;
  243. dolog ("IOC%d LVB%d sr=%#x event=%d level=%d\n",
  244. r->sr & SR_BCIS, r->sr & SR_LVBCI,
  245. r->sr,
  246. event, level);
  247. if (!event)
  248. return;
  249. if (level) {
  250. s->glob_sta |= masks[r - s->bm_regs];
  251. dolog ("set irq level=1\n");
  252. qemu_set_irq (s->dev.irq[0], 1);
  253. }
  254. else {
  255. s->glob_sta &= ~masks[r - s->bm_regs];
  256. dolog ("set irq level=0\n");
  257. qemu_set_irq (s->dev.irq[0], 0);
  258. }
  259. }
  260. static void voice_set_active (AC97LinkState *s, int bm_index, int on)
  261. {
  262. switch (bm_index) {
  263. case PI_INDEX:
  264. AUD_set_active_in (s->voice_pi, on);
  265. break;
  266. case PO_INDEX:
  267. AUD_set_active_out (s->voice_po, on);
  268. break;
  269. case MC_INDEX:
  270. AUD_set_active_in (s->voice_mc, on);
  271. break;
  272. default:
  273. AUD_log ("ac97", "invalid bm_index(%d) in voice_set_active", bm_index);
  274. break;
  275. }
  276. }
  277. static void reset_bm_regs (AC97LinkState *s, AC97BusMasterRegs *r)
  278. {
  279. dolog ("reset_bm_regs\n");
  280. r->bdbar = 0;
  281. r->civ = 0;
  282. r->lvi = 0;
  283. /** todo do we need to do that? */
  284. update_sr (s, r, SR_DCH);
  285. r->picb = 0;
  286. r->piv = 0;
  287. r->cr = r->cr & CR_DONT_CLEAR_MASK;
  288. r->bd_valid = 0;
  289. voice_set_active (s, r - s->bm_regs, 0);
  290. memset (s->silence, 0, sizeof (s->silence));
  291. }
  292. static void mixer_store (AC97LinkState *s, uint32_t i, uint16_t v)
  293. {
  294. if (i + 2 > sizeof (s->mixer_data)) {
  295. dolog ("mixer_store: index %d out of bounds %zd\n",
  296. i, sizeof (s->mixer_data));
  297. return;
  298. }
  299. s->mixer_data[i + 0] = v & 0xff;
  300. s->mixer_data[i + 1] = v >> 8;
  301. }
  302. static uint16_t mixer_load (AC97LinkState *s, uint32_t i)
  303. {
  304. uint16_t val = 0xffff;
  305. if (i + 2 > sizeof (s->mixer_data)) {
  306. dolog ("mixer_load: index %d out of bounds %zd\n",
  307. i, sizeof (s->mixer_data));
  308. }
  309. else {
  310. val = s->mixer_data[i + 0] | (s->mixer_data[i + 1] << 8);
  311. }
  312. return val;
  313. }
  314. static void open_voice (AC97LinkState *s, int index, int freq)
  315. {
  316. struct audsettings as;
  317. as.freq = freq;
  318. as.nchannels = 2;
  319. as.fmt = AUD_FMT_S16;
  320. as.endianness = 0;
  321. if (freq > 0) {
  322. s->invalid_freq[index] = 0;
  323. switch (index) {
  324. case PI_INDEX:
  325. s->voice_pi = AUD_open_in (
  326. &s->card,
  327. s->voice_pi,
  328. "ac97.pi",
  329. s,
  330. pi_callback,
  331. &as
  332. );
  333. break;
  334. case PO_INDEX:
  335. s->voice_po = AUD_open_out (
  336. &s->card,
  337. s->voice_po,
  338. "ac97.po",
  339. s,
  340. po_callback,
  341. &as
  342. );
  343. break;
  344. case MC_INDEX:
  345. s->voice_mc = AUD_open_in (
  346. &s->card,
  347. s->voice_mc,
  348. "ac97.mc",
  349. s,
  350. mc_callback,
  351. &as
  352. );
  353. break;
  354. }
  355. }
  356. else {
  357. s->invalid_freq[index] = freq;
  358. switch (index) {
  359. case PI_INDEX:
  360. AUD_close_in (&s->card, s->voice_pi);
  361. s->voice_pi = NULL;
  362. break;
  363. case PO_INDEX:
  364. AUD_close_out (&s->card, s->voice_po);
  365. s->voice_po = NULL;
  366. break;
  367. case MC_INDEX:
  368. AUD_close_in (&s->card, s->voice_mc);
  369. s->voice_mc = NULL;
  370. break;
  371. }
  372. }
  373. }
  374. static void reset_voices (AC97LinkState *s, uint8_t active[LAST_INDEX])
  375. {
  376. uint16_t freq;
  377. freq = mixer_load (s, AC97_PCM_LR_ADC_Rate);
  378. open_voice (s, PI_INDEX, freq);
  379. AUD_set_active_in (s->voice_pi, active[PI_INDEX]);
  380. freq = mixer_load (s, AC97_PCM_Front_DAC_Rate);
  381. open_voice (s, PO_INDEX, freq);
  382. AUD_set_active_out (s->voice_po, active[PO_INDEX]);
  383. freq = mixer_load (s, AC97_MIC_ADC_Rate);
  384. open_voice (s, MC_INDEX, freq);
  385. AUD_set_active_in (s->voice_mc, active[MC_INDEX]);
  386. }
  387. static void get_volume (uint16_t vol, uint16_t mask, int inverse,
  388. int *mute, uint8_t *lvol, uint8_t *rvol)
  389. {
  390. *mute = (vol >> MUTE_SHIFT) & 1;
  391. *rvol = (255 * (vol & mask)) / mask;
  392. *lvol = (255 * ((vol >> 8) & mask)) / mask;
  393. if (inverse) {
  394. *rvol = 255 - *rvol;
  395. *lvol = 255 - *lvol;
  396. }
  397. }
  398. static void update_combined_volume_out (AC97LinkState *s)
  399. {
  400. uint8_t lvol, rvol, plvol, prvol;
  401. int mute, pmute;
  402. get_volume (mixer_load (s, AC97_Master_Volume_Mute), 0x3f, 1,
  403. &mute, &lvol, &rvol);
  404. get_volume (mixer_load (s, AC97_PCM_Out_Volume_Mute), 0x1f, 1,
  405. &pmute, &plvol, &prvol);
  406. mute = mute | pmute;
  407. lvol = (lvol * plvol) / 255;
  408. rvol = (rvol * prvol) / 255;
  409. AUD_set_volume_out (s->voice_po, mute, lvol, rvol);
  410. }
  411. static void update_volume_in (AC97LinkState *s)
  412. {
  413. uint8_t lvol, rvol;
  414. int mute;
  415. get_volume (mixer_load (s, AC97_Record_Gain_Mute), 0x0f, 0,
  416. &mute, &lvol, &rvol);
  417. AUD_set_volume_in (s->voice_pi, mute, lvol, rvol);
  418. }
  419. static void set_volume (AC97LinkState *s, int index, uint32_t val)
  420. {
  421. switch (index) {
  422. case AC97_Master_Volume_Mute:
  423. val &= 0xbf3f;
  424. mixer_store (s, index, val);
  425. update_combined_volume_out (s);
  426. break;
  427. case AC97_PCM_Out_Volume_Mute:
  428. val &= 0x9f1f;
  429. mixer_store (s, index, val);
  430. update_combined_volume_out (s);
  431. break;
  432. case AC97_Record_Gain_Mute:
  433. val &= 0x8f0f;
  434. mixer_store (s, index, val);
  435. update_volume_in (s);
  436. break;
  437. }
  438. }
  439. static void record_select (AC97LinkState *s, uint32_t val)
  440. {
  441. uint8_t rs = val & REC_MASK;
  442. uint8_t ls = (val >> 8) & REC_MASK;
  443. mixer_store (s, AC97_Record_Select, rs | (ls << 8));
  444. }
  445. static void mixer_reset (AC97LinkState *s)
  446. {
  447. uint8_t active[LAST_INDEX];
  448. dolog ("mixer_reset\n");
  449. memset (s->mixer_data, 0, sizeof (s->mixer_data));
  450. memset (active, 0, sizeof (active));
  451. mixer_store (s, AC97_Reset , 0x0000); /* 6940 */
  452. mixer_store (s, AC97_Headphone_Volume_Mute , 0x0000);
  453. mixer_store (s, AC97_Master_Volume_Mono_Mute , 0x0000);
  454. mixer_store (s, AC97_Master_Tone_RL, 0x0000);
  455. mixer_store (s, AC97_PC_BEEP_Volume_Mute , 0x0000);
  456. mixer_store (s, AC97_Phone_Volume_Mute , 0x0000);
  457. mixer_store (s, AC97_Mic_Volume_Mute , 0x0000);
  458. mixer_store (s, AC97_Line_In_Volume_Mute , 0x0000);
  459. mixer_store (s, AC97_CD_Volume_Mute , 0x0000);
  460. mixer_store (s, AC97_Video_Volume_Mute , 0x0000);
  461. mixer_store (s, AC97_Aux_Volume_Mute , 0x0000);
  462. mixer_store (s, AC97_Record_Gain_Mic_Mute , 0x0000);
  463. mixer_store (s, AC97_General_Purpose , 0x0000);
  464. mixer_store (s, AC97_3D_Control , 0x0000);
  465. mixer_store (s, AC97_Powerdown_Ctrl_Stat , 0x000f);
  466. /*
  467. * Sigmatel 9700 (STAC9700)
  468. */
  469. mixer_store (s, AC97_Vendor_ID1 , 0x8384);
  470. mixer_store (s, AC97_Vendor_ID2 , 0x7600); /* 7608 */
  471. mixer_store (s, AC97_Extended_Audio_ID , 0x0809);
  472. mixer_store (s, AC97_Extended_Audio_Ctrl_Stat, 0x0009);
  473. mixer_store (s, AC97_PCM_Front_DAC_Rate , 0xbb80);
  474. mixer_store (s, AC97_PCM_Surround_DAC_Rate , 0xbb80);
  475. mixer_store (s, AC97_PCM_LFE_DAC_Rate , 0xbb80);
  476. mixer_store (s, AC97_PCM_LR_ADC_Rate , 0xbb80);
  477. mixer_store (s, AC97_MIC_ADC_Rate , 0xbb80);
  478. record_select (s, 0);
  479. set_volume (s, AC97_Master_Volume_Mute, 0x8000);
  480. set_volume (s, AC97_PCM_Out_Volume_Mute, 0x8808);
  481. set_volume (s, AC97_Record_Gain_Mute, 0x8808);
  482. reset_voices (s, active);
  483. }
  484. /**
  485. * Native audio mixer
  486. * I/O Reads
  487. */
  488. static uint32_t nam_readb (void *opaque, uint32_t addr)
  489. {
  490. AC97LinkState *s = opaque;
  491. dolog ("U nam readb %#x\n", addr);
  492. s->cas = 0;
  493. return ~0U;
  494. }
  495. static uint32_t nam_readw (void *opaque, uint32_t addr)
  496. {
  497. AC97LinkState *s = opaque;
  498. uint32_t val = ~0U;
  499. uint32_t index = addr;
  500. s->cas = 0;
  501. val = mixer_load (s, index);
  502. return val;
  503. }
  504. static uint32_t nam_readl (void *opaque, uint32_t addr)
  505. {
  506. AC97LinkState *s = opaque;
  507. dolog ("U nam readl %#x\n", addr);
  508. s->cas = 0;
  509. return ~0U;
  510. }
  511. /**
  512. * Native audio mixer
  513. * I/O Writes
  514. */
  515. static void nam_writeb (void *opaque, uint32_t addr, uint32_t val)
  516. {
  517. AC97LinkState *s = opaque;
  518. dolog ("U nam writeb %#x <- %#x\n", addr, val);
  519. s->cas = 0;
  520. }
  521. static void nam_writew (void *opaque, uint32_t addr, uint32_t val)
  522. {
  523. AC97LinkState *s = opaque;
  524. uint32_t index = addr;
  525. s->cas = 0;
  526. switch (index) {
  527. case AC97_Reset:
  528. mixer_reset (s);
  529. break;
  530. case AC97_Powerdown_Ctrl_Stat:
  531. val &= ~0x800f;
  532. val |= mixer_load (s, index) & 0xf;
  533. mixer_store (s, index, val);
  534. break;
  535. case AC97_PCM_Out_Volume_Mute:
  536. case AC97_Master_Volume_Mute:
  537. case AC97_Record_Gain_Mute:
  538. set_volume (s, index, val);
  539. break;
  540. case AC97_Record_Select:
  541. record_select (s, val);
  542. break;
  543. case AC97_Vendor_ID1:
  544. case AC97_Vendor_ID2:
  545. dolog ("Attempt to write vendor ID to %#x\n", val);
  546. break;
  547. case AC97_Extended_Audio_ID:
  548. dolog ("Attempt to write extended audio ID to %#x\n", val);
  549. break;
  550. case AC97_Extended_Audio_Ctrl_Stat:
  551. if (!(val & EACS_VRA)) {
  552. mixer_store (s, AC97_PCM_Front_DAC_Rate, 0xbb80);
  553. mixer_store (s, AC97_PCM_LR_ADC_Rate, 0xbb80);
  554. open_voice (s, PI_INDEX, 48000);
  555. open_voice (s, PO_INDEX, 48000);
  556. }
  557. if (!(val & EACS_VRM)) {
  558. mixer_store (s, AC97_MIC_ADC_Rate, 0xbb80);
  559. open_voice (s, MC_INDEX, 48000);
  560. }
  561. dolog ("Setting extended audio control to %#x\n", val);
  562. mixer_store (s, AC97_Extended_Audio_Ctrl_Stat, val);
  563. break;
  564. case AC97_PCM_Front_DAC_Rate:
  565. if (mixer_load (s, AC97_Extended_Audio_Ctrl_Stat) & EACS_VRA) {
  566. mixer_store (s, index, val);
  567. dolog ("Set front DAC rate to %d\n", val);
  568. open_voice (s, PO_INDEX, val);
  569. }
  570. else {
  571. dolog ("Attempt to set front DAC rate to %d, "
  572. "but VRA is not set\n",
  573. val);
  574. }
  575. break;
  576. case AC97_MIC_ADC_Rate:
  577. if (mixer_load (s, AC97_Extended_Audio_Ctrl_Stat) & EACS_VRM) {
  578. mixer_store (s, index, val);
  579. dolog ("Set MIC ADC rate to %d\n", val);
  580. open_voice (s, MC_INDEX, val);
  581. }
  582. else {
  583. dolog ("Attempt to set MIC ADC rate to %d, "
  584. "but VRM is not set\n",
  585. val);
  586. }
  587. break;
  588. case AC97_PCM_LR_ADC_Rate:
  589. if (mixer_load (s, AC97_Extended_Audio_Ctrl_Stat) & EACS_VRA) {
  590. mixer_store (s, index, val);
  591. dolog ("Set front LR ADC rate to %d\n", val);
  592. open_voice (s, PI_INDEX, val);
  593. }
  594. else {
  595. dolog ("Attempt to set LR ADC rate to %d, but VRA is not set\n",
  596. val);
  597. }
  598. break;
  599. case AC97_Headphone_Volume_Mute:
  600. case AC97_Master_Volume_Mono_Mute:
  601. case AC97_Master_Tone_RL:
  602. case AC97_PC_BEEP_Volume_Mute:
  603. case AC97_Phone_Volume_Mute:
  604. case AC97_Mic_Volume_Mute:
  605. case AC97_Line_In_Volume_Mute:
  606. case AC97_CD_Volume_Mute:
  607. case AC97_Video_Volume_Mute:
  608. case AC97_Aux_Volume_Mute:
  609. case AC97_Record_Gain_Mic_Mute:
  610. case AC97_General_Purpose:
  611. case AC97_3D_Control:
  612. case AC97_Sigmatel_Analog:
  613. case AC97_Sigmatel_Dac2Invert:
  614. /* None of the features in these regs are emulated, so they are RO */
  615. break;
  616. default:
  617. dolog ("U nam writew %#x <- %#x\n", addr, val);
  618. mixer_store (s, index, val);
  619. break;
  620. }
  621. }
  622. static void nam_writel (void *opaque, uint32_t addr, uint32_t val)
  623. {
  624. AC97LinkState *s = opaque;
  625. dolog ("U nam writel %#x <- %#x\n", addr, val);
  626. s->cas = 0;
  627. }
  628. /**
  629. * Native audio bus master
  630. * I/O Reads
  631. */
  632. static uint32_t nabm_readb (void *opaque, uint32_t addr)
  633. {
  634. AC97LinkState *s = opaque;
  635. AC97BusMasterRegs *r = NULL;
  636. uint32_t index = addr;
  637. uint32_t val = ~0U;
  638. switch (index) {
  639. case CAS:
  640. dolog ("CAS %d\n", s->cas);
  641. val = s->cas;
  642. s->cas = 1;
  643. break;
  644. case PI_CIV:
  645. case PO_CIV:
  646. case MC_CIV:
  647. r = &s->bm_regs[GET_BM (index)];
  648. val = r->civ;
  649. dolog ("CIV[%d] -> %#x\n", GET_BM (index), val);
  650. break;
  651. case PI_LVI:
  652. case PO_LVI:
  653. case MC_LVI:
  654. r = &s->bm_regs[GET_BM (index)];
  655. val = r->lvi;
  656. dolog ("LVI[%d] -> %#x\n", GET_BM (index), val);
  657. break;
  658. case PI_PIV:
  659. case PO_PIV:
  660. case MC_PIV:
  661. r = &s->bm_regs[GET_BM (index)];
  662. val = r->piv;
  663. dolog ("PIV[%d] -> %#x\n", GET_BM (index), val);
  664. break;
  665. case PI_CR:
  666. case PO_CR:
  667. case MC_CR:
  668. r = &s->bm_regs[GET_BM (index)];
  669. val = r->cr;
  670. dolog ("CR[%d] -> %#x\n", GET_BM (index), val);
  671. break;
  672. case PI_SR:
  673. case PO_SR:
  674. case MC_SR:
  675. r = &s->bm_regs[GET_BM (index)];
  676. val = r->sr & 0xff;
  677. dolog ("SRb[%d] -> %#x\n", GET_BM (index), val);
  678. break;
  679. default:
  680. dolog ("U nabm readb %#x -> %#x\n", addr, val);
  681. break;
  682. }
  683. return val;
  684. }
  685. static uint32_t nabm_readw (void *opaque, uint32_t addr)
  686. {
  687. AC97LinkState *s = opaque;
  688. AC97BusMasterRegs *r = NULL;
  689. uint32_t index = addr;
  690. uint32_t val = ~0U;
  691. switch (index) {
  692. case PI_SR:
  693. case PO_SR:
  694. case MC_SR:
  695. r = &s->bm_regs[GET_BM (index)];
  696. val = r->sr;
  697. dolog ("SR[%d] -> %#x\n", GET_BM (index), val);
  698. break;
  699. case PI_PICB:
  700. case PO_PICB:
  701. case MC_PICB:
  702. r = &s->bm_regs[GET_BM (index)];
  703. val = r->picb;
  704. dolog ("PICB[%d] -> %#x\n", GET_BM (index), val);
  705. break;
  706. default:
  707. dolog ("U nabm readw %#x -> %#x\n", addr, val);
  708. break;
  709. }
  710. return val;
  711. }
  712. static uint32_t nabm_readl (void *opaque, uint32_t addr)
  713. {
  714. AC97LinkState *s = opaque;
  715. AC97BusMasterRegs *r = NULL;
  716. uint32_t index = addr;
  717. uint32_t val = ~0U;
  718. switch (index) {
  719. case PI_BDBAR:
  720. case PO_BDBAR:
  721. case MC_BDBAR:
  722. r = &s->bm_regs[GET_BM (index)];
  723. val = r->bdbar;
  724. dolog ("BMADDR[%d] -> %#x\n", GET_BM (index), val);
  725. break;
  726. case PI_CIV:
  727. case PO_CIV:
  728. case MC_CIV:
  729. r = &s->bm_regs[GET_BM (index)];
  730. val = r->civ | (r->lvi << 8) | (r->sr << 16);
  731. dolog ("CIV LVI SR[%d] -> %#x, %#x, %#x\n", GET_BM (index),
  732. r->civ, r->lvi, r->sr);
  733. break;
  734. case PI_PICB:
  735. case PO_PICB:
  736. case MC_PICB:
  737. r = &s->bm_regs[GET_BM (index)];
  738. val = r->picb | (r->piv << 16) | (r->cr << 24);
  739. dolog ("PICB PIV CR[%d] -> %#x %#x %#x %#x\n", GET_BM (index),
  740. val, r->picb, r->piv, r->cr);
  741. break;
  742. case GLOB_CNT:
  743. val = s->glob_cnt;
  744. dolog ("glob_cnt -> %#x\n", val);
  745. break;
  746. case GLOB_STA:
  747. val = s->glob_sta | GS_S0CR;
  748. dolog ("glob_sta -> %#x\n", val);
  749. break;
  750. default:
  751. dolog ("U nabm readl %#x -> %#x\n", addr, val);
  752. break;
  753. }
  754. return val;
  755. }
  756. /**
  757. * Native audio bus master
  758. * I/O Writes
  759. */
  760. static void nabm_writeb (void *opaque, uint32_t addr, uint32_t val)
  761. {
  762. AC97LinkState *s = opaque;
  763. AC97BusMasterRegs *r = NULL;
  764. uint32_t index = addr;
  765. switch (index) {
  766. case PI_LVI:
  767. case PO_LVI:
  768. case MC_LVI:
  769. r = &s->bm_regs[GET_BM (index)];
  770. if ((r->cr & CR_RPBM) && (r->sr & SR_DCH)) {
  771. r->sr &= ~(SR_DCH | SR_CELV);
  772. r->civ = r->piv;
  773. r->piv = (r->piv + 1) % 32;
  774. fetch_bd (s, r);
  775. }
  776. r->lvi = val % 32;
  777. dolog ("LVI[%d] <- %#x\n", GET_BM (index), val);
  778. break;
  779. case PI_CR:
  780. case PO_CR:
  781. case MC_CR:
  782. r = &s->bm_regs[GET_BM (index)];
  783. if (val & CR_RR) {
  784. reset_bm_regs (s, r);
  785. }
  786. else {
  787. r->cr = val & CR_VALID_MASK;
  788. if (!(r->cr & CR_RPBM)) {
  789. voice_set_active (s, r - s->bm_regs, 0);
  790. r->sr |= SR_DCH;
  791. }
  792. else {
  793. r->civ = r->piv;
  794. r->piv = (r->piv + 1) % 32;
  795. fetch_bd (s, r);
  796. r->sr &= ~SR_DCH;
  797. voice_set_active (s, r - s->bm_regs, 1);
  798. }
  799. }
  800. dolog ("CR[%d] <- %#x (cr %#x)\n", GET_BM (index), val, r->cr);
  801. break;
  802. case PI_SR:
  803. case PO_SR:
  804. case MC_SR:
  805. r = &s->bm_regs[GET_BM (index)];
  806. r->sr |= val & ~(SR_RO_MASK | SR_WCLEAR_MASK);
  807. update_sr (s, r, r->sr & ~(val & SR_WCLEAR_MASK));
  808. dolog ("SR[%d] <- %#x (sr %#x)\n", GET_BM (index), val, r->sr);
  809. break;
  810. default:
  811. dolog ("U nabm writeb %#x <- %#x\n", addr, val);
  812. break;
  813. }
  814. }
  815. static void nabm_writew (void *opaque, uint32_t addr, uint32_t val)
  816. {
  817. AC97LinkState *s = opaque;
  818. AC97BusMasterRegs *r = NULL;
  819. uint32_t index = addr;
  820. switch (index) {
  821. case PI_SR:
  822. case PO_SR:
  823. case MC_SR:
  824. r = &s->bm_regs[GET_BM (index)];
  825. r->sr |= val & ~(SR_RO_MASK | SR_WCLEAR_MASK);
  826. update_sr (s, r, r->sr & ~(val & SR_WCLEAR_MASK));
  827. dolog ("SR[%d] <- %#x (sr %#x)\n", GET_BM (index), val, r->sr);
  828. break;
  829. default:
  830. dolog ("U nabm writew %#x <- %#x\n", addr, val);
  831. break;
  832. }
  833. }
  834. static void nabm_writel (void *opaque, uint32_t addr, uint32_t val)
  835. {
  836. AC97LinkState *s = opaque;
  837. AC97BusMasterRegs *r = NULL;
  838. uint32_t index = addr;
  839. switch (index) {
  840. case PI_BDBAR:
  841. case PO_BDBAR:
  842. case MC_BDBAR:
  843. r = &s->bm_regs[GET_BM (index)];
  844. r->bdbar = val & ~3;
  845. dolog ("BDBAR[%d] <- %#x (bdbar %#x)\n",
  846. GET_BM (index), val, r->bdbar);
  847. break;
  848. case GLOB_CNT:
  849. if (val & GC_WR)
  850. warm_reset (s);
  851. if (val & GC_CR)
  852. cold_reset (s);
  853. if (!(val & (GC_WR | GC_CR)))
  854. s->glob_cnt = val & GC_VALID_MASK;
  855. dolog ("glob_cnt <- %#x (glob_cnt %#x)\n", val, s->glob_cnt);
  856. break;
  857. case GLOB_STA:
  858. s->glob_sta &= ~(val & GS_WCLEAR_MASK);
  859. s->glob_sta |= (val & ~(GS_WCLEAR_MASK | GS_RO_MASK)) & GS_VALID_MASK;
  860. dolog ("glob_sta <- %#x (glob_sta %#x)\n", val, s->glob_sta);
  861. break;
  862. default:
  863. dolog ("U nabm writel %#x <- %#x\n", addr, val);
  864. break;
  865. }
  866. }
  867. static int write_audio (AC97LinkState *s, AC97BusMasterRegs *r,
  868. int max, int *stop)
  869. {
  870. uint8_t tmpbuf[4096];
  871. uint32_t addr = r->bd.addr;
  872. uint32_t temp = r->picb << 1;
  873. uint32_t written = 0;
  874. int to_copy = 0;
  875. temp = audio_MIN (temp, max);
  876. if (!temp) {
  877. *stop = 1;
  878. return 0;
  879. }
  880. while (temp) {
  881. int copied;
  882. to_copy = audio_MIN (temp, sizeof (tmpbuf));
  883. pci_dma_read (&s->dev, addr, tmpbuf, to_copy);
  884. copied = AUD_write (s->voice_po, tmpbuf, to_copy);
  885. dolog ("write_audio max=%x to_copy=%x copied=%x\n",
  886. max, to_copy, copied);
  887. if (!copied) {
  888. *stop = 1;
  889. break;
  890. }
  891. temp -= copied;
  892. addr += copied;
  893. written += copied;
  894. }
  895. if (!temp) {
  896. if (to_copy < 4) {
  897. dolog ("whoops\n");
  898. s->last_samp = 0;
  899. }
  900. else {
  901. s->last_samp = *(uint32_t *) &tmpbuf[to_copy - 4];
  902. }
  903. }
  904. r->bd.addr = addr;
  905. return written;
  906. }
  907. static void write_bup (AC97LinkState *s, int elapsed)
  908. {
  909. dolog ("write_bup\n");
  910. if (!(s->bup_flag & BUP_SET)) {
  911. if (s->bup_flag & BUP_LAST) {
  912. int i;
  913. uint8_t *p = s->silence;
  914. for (i = 0; i < sizeof (s->silence) / 4; i++, p += 4) {
  915. *(uint32_t *) p = s->last_samp;
  916. }
  917. }
  918. else {
  919. memset (s->silence, 0, sizeof (s->silence));
  920. }
  921. s->bup_flag |= BUP_SET;
  922. }
  923. while (elapsed) {
  924. int temp = audio_MIN (elapsed, sizeof (s->silence));
  925. while (temp) {
  926. int copied = AUD_write (s->voice_po, s->silence, temp);
  927. if (!copied)
  928. return;
  929. temp -= copied;
  930. elapsed -= copied;
  931. }
  932. }
  933. }
  934. static int read_audio (AC97LinkState *s, AC97BusMasterRegs *r,
  935. int max, int *stop)
  936. {
  937. uint8_t tmpbuf[4096];
  938. uint32_t addr = r->bd.addr;
  939. uint32_t temp = r->picb << 1;
  940. uint32_t nread = 0;
  941. int to_copy = 0;
  942. SWVoiceIn *voice = (r - s->bm_regs) == MC_INDEX ? s->voice_mc : s->voice_pi;
  943. temp = audio_MIN (temp, max);
  944. if (!temp) {
  945. *stop = 1;
  946. return 0;
  947. }
  948. while (temp) {
  949. int acquired;
  950. to_copy = audio_MIN (temp, sizeof (tmpbuf));
  951. acquired = AUD_read (voice, tmpbuf, to_copy);
  952. if (!acquired) {
  953. *stop = 1;
  954. break;
  955. }
  956. pci_dma_write (&s->dev, addr, tmpbuf, acquired);
  957. temp -= acquired;
  958. addr += acquired;
  959. nread += acquired;
  960. }
  961. r->bd.addr = addr;
  962. return nread;
  963. }
  964. static void transfer_audio (AC97LinkState *s, int index, int elapsed)
  965. {
  966. AC97BusMasterRegs *r = &s->bm_regs[index];
  967. int stop = 0;
  968. if (s->invalid_freq[index]) {
  969. AUD_log ("ac97", "attempt to use voice %d with invalid frequency %d\n",
  970. index, s->invalid_freq[index]);
  971. return;
  972. }
  973. if (r->sr & SR_DCH) {
  974. if (r->cr & CR_RPBM) {
  975. switch (index) {
  976. case PO_INDEX:
  977. write_bup (s, elapsed);
  978. break;
  979. }
  980. }
  981. return;
  982. }
  983. while ((elapsed >> 1) && !stop) {
  984. int temp;
  985. if (!r->bd_valid) {
  986. dolog ("invalid bd\n");
  987. fetch_bd (s, r);
  988. }
  989. if (!r->picb) {
  990. dolog ("fresh bd %d is empty %#x %#x\n",
  991. r->civ, r->bd.addr, r->bd.ctl_len);
  992. if (r->civ == r->lvi) {
  993. r->sr |= SR_DCH; /* CELV? */
  994. s->bup_flag = 0;
  995. break;
  996. }
  997. r->sr &= ~SR_CELV;
  998. r->civ = r->piv;
  999. r->piv = (r->piv + 1) % 32;
  1000. fetch_bd (s, r);
  1001. return;
  1002. }
  1003. switch (index) {
  1004. case PO_INDEX:
  1005. temp = write_audio (s, r, elapsed, &stop);
  1006. elapsed -= temp;
  1007. r->picb -= (temp >> 1);
  1008. break;
  1009. case PI_INDEX:
  1010. case MC_INDEX:
  1011. temp = read_audio (s, r, elapsed, &stop);
  1012. elapsed -= temp;
  1013. r->picb -= (temp >> 1);
  1014. break;
  1015. }
  1016. if (!r->picb) {
  1017. uint32_t new_sr = r->sr & ~SR_CELV;
  1018. if (r->bd.ctl_len & BD_IOC) {
  1019. new_sr |= SR_BCIS;
  1020. }
  1021. if (r->civ == r->lvi) {
  1022. dolog ("Underrun civ (%d) == lvi (%d)\n", r->civ, r->lvi);
  1023. new_sr |= SR_LVBCI | SR_DCH | SR_CELV;
  1024. stop = 1;
  1025. s->bup_flag = (r->bd.ctl_len & BD_BUP) ? BUP_LAST : 0;
  1026. }
  1027. else {
  1028. r->civ = r->piv;
  1029. r->piv = (r->piv + 1) % 32;
  1030. fetch_bd (s, r);
  1031. }
  1032. update_sr (s, r, new_sr);
  1033. }
  1034. }
  1035. }
  1036. static void pi_callback (void *opaque, int avail)
  1037. {
  1038. transfer_audio (opaque, PI_INDEX, avail);
  1039. }
  1040. static void mc_callback (void *opaque, int avail)
  1041. {
  1042. transfer_audio (opaque, MC_INDEX, avail);
  1043. }
  1044. static void po_callback (void *opaque, int free)
  1045. {
  1046. transfer_audio (opaque, PO_INDEX, free);
  1047. }
  1048. static const VMStateDescription vmstate_ac97_bm_regs = {
  1049. .name = "ac97_bm_regs",
  1050. .version_id = 1,
  1051. .minimum_version_id = 1,
  1052. .minimum_version_id_old = 1,
  1053. .fields = (VMStateField []) {
  1054. VMSTATE_UINT32 (bdbar, AC97BusMasterRegs),
  1055. VMSTATE_UINT8 (civ, AC97BusMasterRegs),
  1056. VMSTATE_UINT8 (lvi, AC97BusMasterRegs),
  1057. VMSTATE_UINT16 (sr, AC97BusMasterRegs),
  1058. VMSTATE_UINT16 (picb, AC97BusMasterRegs),
  1059. VMSTATE_UINT8 (piv, AC97BusMasterRegs),
  1060. VMSTATE_UINT8 (cr, AC97BusMasterRegs),
  1061. VMSTATE_UINT32 (bd_valid, AC97BusMasterRegs),
  1062. VMSTATE_UINT32 (bd.addr, AC97BusMasterRegs),
  1063. VMSTATE_UINT32 (bd.ctl_len, AC97BusMasterRegs),
  1064. VMSTATE_END_OF_LIST ()
  1065. }
  1066. };
  1067. static int ac97_post_load (void *opaque, int version_id)
  1068. {
  1069. uint8_t active[LAST_INDEX];
  1070. AC97LinkState *s = opaque;
  1071. record_select (s, mixer_load (s, AC97_Record_Select));
  1072. set_volume (s, AC97_Master_Volume_Mute,
  1073. mixer_load (s, AC97_Master_Volume_Mute));
  1074. set_volume (s, AC97_PCM_Out_Volume_Mute,
  1075. mixer_load (s, AC97_PCM_Out_Volume_Mute));
  1076. set_volume (s, AC97_Record_Gain_Mute,
  1077. mixer_load (s, AC97_Record_Gain_Mute));
  1078. active[PI_INDEX] = !!(s->bm_regs[PI_INDEX].cr & CR_RPBM);
  1079. active[PO_INDEX] = !!(s->bm_regs[PO_INDEX].cr & CR_RPBM);
  1080. active[MC_INDEX] = !!(s->bm_regs[MC_INDEX].cr & CR_RPBM);
  1081. reset_voices (s, active);
  1082. s->bup_flag = 0;
  1083. s->last_samp = 0;
  1084. return 0;
  1085. }
  1086. static bool is_version_2 (void *opaque, int version_id)
  1087. {
  1088. return version_id == 2;
  1089. }
  1090. static const VMStateDescription vmstate_ac97 = {
  1091. .name = "ac97",
  1092. .version_id = 3,
  1093. .minimum_version_id = 2,
  1094. .minimum_version_id_old = 2,
  1095. .post_load = ac97_post_load,
  1096. .fields = (VMStateField []) {
  1097. VMSTATE_PCI_DEVICE (dev, AC97LinkState),
  1098. VMSTATE_UINT32 (glob_cnt, AC97LinkState),
  1099. VMSTATE_UINT32 (glob_sta, AC97LinkState),
  1100. VMSTATE_UINT32 (cas, AC97LinkState),
  1101. VMSTATE_STRUCT_ARRAY (bm_regs, AC97LinkState, 3, 1,
  1102. vmstate_ac97_bm_regs, AC97BusMasterRegs),
  1103. VMSTATE_BUFFER (mixer_data, AC97LinkState),
  1104. VMSTATE_UNUSED_TEST (is_version_2, 3),
  1105. VMSTATE_END_OF_LIST ()
  1106. }
  1107. };
  1108. static uint64_t nam_read(void *opaque, hwaddr addr, unsigned size)
  1109. {
  1110. if ((addr / size) > 256) {
  1111. return -1;
  1112. }
  1113. switch (size) {
  1114. case 1:
  1115. return nam_readb(opaque, addr);
  1116. case 2:
  1117. return nam_readw(opaque, addr);
  1118. case 4:
  1119. return nam_readl(opaque, addr);
  1120. default:
  1121. return -1;
  1122. }
  1123. }
  1124. static void nam_write(void *opaque, hwaddr addr, uint64_t val,
  1125. unsigned size)
  1126. {
  1127. if ((addr / size) > 256) {
  1128. return;
  1129. }
  1130. switch (size) {
  1131. case 1:
  1132. nam_writeb(opaque, addr, val);
  1133. break;
  1134. case 2:
  1135. nam_writew(opaque, addr, val);
  1136. break;
  1137. case 4:
  1138. nam_writel(opaque, addr, val);
  1139. break;
  1140. }
  1141. }
  1142. static const MemoryRegionOps ac97_io_nam_ops = {
  1143. .read = nam_read,
  1144. .write = nam_write,
  1145. .impl = {
  1146. .min_access_size = 1,
  1147. .max_access_size = 4,
  1148. },
  1149. .endianness = DEVICE_LITTLE_ENDIAN,
  1150. };
  1151. static uint64_t nabm_read(void *opaque, hwaddr addr, unsigned size)
  1152. {
  1153. if ((addr / size) > 64) {
  1154. return -1;
  1155. }
  1156. switch (size) {
  1157. case 1:
  1158. return nabm_readb(opaque, addr);
  1159. case 2:
  1160. return nabm_readw(opaque, addr);
  1161. case 4:
  1162. return nabm_readl(opaque, addr);
  1163. default:
  1164. return -1;
  1165. }
  1166. }
  1167. static void nabm_write(void *opaque, hwaddr addr, uint64_t val,
  1168. unsigned size)
  1169. {
  1170. if ((addr / size) > 64) {
  1171. return;
  1172. }
  1173. switch (size) {
  1174. case 1:
  1175. nabm_writeb(opaque, addr, val);
  1176. break;
  1177. case 2:
  1178. nabm_writew(opaque, addr, val);
  1179. break;
  1180. case 4:
  1181. nabm_writel(opaque, addr, val);
  1182. break;
  1183. }
  1184. }
  1185. static const MemoryRegionOps ac97_io_nabm_ops = {
  1186. .read = nabm_read,
  1187. .write = nabm_write,
  1188. .impl = {
  1189. .min_access_size = 1,
  1190. .max_access_size = 4,
  1191. },
  1192. .endianness = DEVICE_LITTLE_ENDIAN,
  1193. };
  1194. static void ac97_on_reset (void *opaque)
  1195. {
  1196. AC97LinkState *s = opaque;
  1197. reset_bm_regs (s, &s->bm_regs[0]);
  1198. reset_bm_regs (s, &s->bm_regs[1]);
  1199. reset_bm_regs (s, &s->bm_regs[2]);
  1200. /*
  1201. * Reset the mixer too. The Windows XP driver seems to rely on
  1202. * this. At least it wants to read the vendor id before it resets
  1203. * the codec manually.
  1204. */
  1205. mixer_reset (s);
  1206. }
  1207. static int ac97_initfn (PCIDevice *dev)
  1208. {
  1209. AC97LinkState *s = DO_UPCAST (AC97LinkState, dev, dev);
  1210. uint8_t *c = s->dev.config;
  1211. /* TODO: no need to override */
  1212. c[PCI_COMMAND] = 0x00; /* pcicmd pci command rw, ro */
  1213. c[PCI_COMMAND + 1] = 0x00;
  1214. /* TODO: */
  1215. c[PCI_STATUS] = PCI_STATUS_FAST_BACK; /* pcists pci status rwc, ro */
  1216. c[PCI_STATUS + 1] = PCI_STATUS_DEVSEL_MEDIUM >> 8;
  1217. c[PCI_CLASS_PROG] = 0x00; /* pi programming interface ro */
  1218. /* TODO set when bar is registered. no need to override. */
  1219. /* nabmar native audio mixer base address rw */
  1220. c[PCI_BASE_ADDRESS_0] = PCI_BASE_ADDRESS_SPACE_IO;
  1221. c[PCI_BASE_ADDRESS_0 + 1] = 0x00;
  1222. c[PCI_BASE_ADDRESS_0 + 2] = 0x00;
  1223. c[PCI_BASE_ADDRESS_0 + 3] = 0x00;
  1224. /* TODO set when bar is registered. no need to override. */
  1225. /* nabmbar native audio bus mastering base address rw */
  1226. c[PCI_BASE_ADDRESS_0 + 4] = PCI_BASE_ADDRESS_SPACE_IO;
  1227. c[PCI_BASE_ADDRESS_0 + 5] = 0x00;
  1228. c[PCI_BASE_ADDRESS_0 + 6] = 0x00;
  1229. c[PCI_BASE_ADDRESS_0 + 7] = 0x00;
  1230. if (s->use_broken_id) {
  1231. c[PCI_SUBSYSTEM_VENDOR_ID] = 0x86;
  1232. c[PCI_SUBSYSTEM_VENDOR_ID + 1] = 0x80;
  1233. c[PCI_SUBSYSTEM_ID] = 0x00;
  1234. c[PCI_SUBSYSTEM_ID + 1] = 0x00;
  1235. }
  1236. c[PCI_INTERRUPT_LINE] = 0x00; /* intr_ln interrupt line rw */
  1237. c[PCI_INTERRUPT_PIN] = 0x01; /* intr_pn interrupt pin ro */
  1238. memory_region_init_io (&s->io_nam, &ac97_io_nam_ops, s, "ac97-nam", 1024);
  1239. memory_region_init_io (&s->io_nabm, &ac97_io_nabm_ops, s, "ac97-nabm", 256);
  1240. pci_register_bar (&s->dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &s->io_nam);
  1241. pci_register_bar (&s->dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->io_nabm);
  1242. qemu_register_reset (ac97_on_reset, s);
  1243. AUD_register_card ("ac97", &s->card);
  1244. ac97_on_reset (s);
  1245. return 0;
  1246. }
  1247. static void ac97_exitfn (PCIDevice *dev)
  1248. {
  1249. AC97LinkState *s = DO_UPCAST (AC97LinkState, dev, dev);
  1250. memory_region_destroy (&s->io_nam);
  1251. memory_region_destroy (&s->io_nabm);
  1252. }
  1253. int ac97_init (PCIBus *bus)
  1254. {
  1255. pci_create_simple (bus, -1, "AC97");
  1256. return 0;
  1257. }
  1258. static Property ac97_properties[] = {
  1259. DEFINE_PROP_UINT32 ("use_broken_id", AC97LinkState, use_broken_id, 0),
  1260. DEFINE_PROP_END_OF_LIST (),
  1261. };
  1262. static void ac97_class_init (ObjectClass *klass, void *data)
  1263. {
  1264. DeviceClass *dc = DEVICE_CLASS (klass);
  1265. PCIDeviceClass *k = PCI_DEVICE_CLASS (klass);
  1266. k->init = ac97_initfn;
  1267. k->exit = ac97_exitfn;
  1268. k->vendor_id = PCI_VENDOR_ID_INTEL;
  1269. k->device_id = PCI_DEVICE_ID_INTEL_82801AA_5;
  1270. k->revision = 0x01;
  1271. k->class_id = PCI_CLASS_MULTIMEDIA_AUDIO;
  1272. dc->desc = "Intel 82801AA AC97 Audio";
  1273. dc->vmsd = &vmstate_ac97;
  1274. dc->props = ac97_properties;
  1275. }
  1276. static const TypeInfo ac97_info = {
  1277. .name = "AC97",
  1278. .parent = TYPE_PCI_DEVICE,
  1279. .instance_size = sizeof (AC97LinkState),
  1280. .class_init = ac97_class_init,
  1281. };
  1282. static void ac97_register_types (void)
  1283. {
  1284. type_register_static (&ac97_info);
  1285. }
  1286. type_init (ac97_register_types)