cpu.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780
  1. #ifndef CPU_SPARC_H
  2. #define CPU_SPARC_H
  3. #include "config.h"
  4. #include "qemu-common.h"
  5. #include "bswap.h"
  6. #if !defined(TARGET_SPARC64)
  7. #define TARGET_LONG_BITS 32
  8. #define TARGET_DPREGS 16
  9. #define TARGET_PAGE_BITS 12 /* 4k */
  10. #define TARGET_PHYS_ADDR_SPACE_BITS 36
  11. #define TARGET_VIRT_ADDR_SPACE_BITS 32
  12. #else
  13. #define TARGET_LONG_BITS 64
  14. #define TARGET_DPREGS 32
  15. #define TARGET_PAGE_BITS 13 /* 8k */
  16. #define TARGET_PHYS_ADDR_SPACE_BITS 41
  17. # ifdef TARGET_ABI32
  18. # define TARGET_VIRT_ADDR_SPACE_BITS 32
  19. # else
  20. # define TARGET_VIRT_ADDR_SPACE_BITS 44
  21. # endif
  22. #endif
  23. #define CPUArchState struct CPUSPARCState
  24. #include "cpu-defs.h"
  25. #include "softfloat.h"
  26. #define TARGET_HAS_ICE 1
  27. #if !defined(TARGET_SPARC64)
  28. #define ELF_MACHINE EM_SPARC
  29. #else
  30. #define ELF_MACHINE EM_SPARCV9
  31. #endif
  32. /*#define EXCP_INTERRUPT 0x100*/
  33. /* trap definitions */
  34. #ifndef TARGET_SPARC64
  35. #define TT_TFAULT 0x01
  36. #define TT_ILL_INSN 0x02
  37. #define TT_PRIV_INSN 0x03
  38. #define TT_NFPU_INSN 0x04
  39. #define TT_WIN_OVF 0x05
  40. #define TT_WIN_UNF 0x06
  41. #define TT_UNALIGNED 0x07
  42. #define TT_FP_EXCP 0x08
  43. #define TT_DFAULT 0x09
  44. #define TT_TOVF 0x0a
  45. #define TT_EXTINT 0x10
  46. #define TT_CODE_ACCESS 0x21
  47. #define TT_UNIMP_FLUSH 0x25
  48. #define TT_DATA_ACCESS 0x29
  49. #define TT_DIV_ZERO 0x2a
  50. #define TT_NCP_INSN 0x24
  51. #define TT_TRAP 0x80
  52. #else
  53. #define TT_POWER_ON_RESET 0x01
  54. #define TT_TFAULT 0x08
  55. #define TT_CODE_ACCESS 0x0a
  56. #define TT_ILL_INSN 0x10
  57. #define TT_UNIMP_FLUSH TT_ILL_INSN
  58. #define TT_PRIV_INSN 0x11
  59. #define TT_NFPU_INSN 0x20
  60. #define TT_FP_EXCP 0x21
  61. #define TT_TOVF 0x23
  62. #define TT_CLRWIN 0x24
  63. #define TT_DIV_ZERO 0x28
  64. #define TT_DFAULT 0x30
  65. #define TT_DATA_ACCESS 0x32
  66. #define TT_UNALIGNED 0x34
  67. #define TT_PRIV_ACT 0x37
  68. #define TT_EXTINT 0x40
  69. #define TT_IVEC 0x60
  70. #define TT_TMISS 0x64
  71. #define TT_DMISS 0x68
  72. #define TT_DPROT 0x6c
  73. #define TT_SPILL 0x80
  74. #define TT_FILL 0xc0
  75. #define TT_WOTHER (1 << 5)
  76. #define TT_TRAP 0x100
  77. #endif
  78. #define PSR_NEG_SHIFT 23
  79. #define PSR_NEG (1 << PSR_NEG_SHIFT)
  80. #define PSR_ZERO_SHIFT 22
  81. #define PSR_ZERO (1 << PSR_ZERO_SHIFT)
  82. #define PSR_OVF_SHIFT 21
  83. #define PSR_OVF (1 << PSR_OVF_SHIFT)
  84. #define PSR_CARRY_SHIFT 20
  85. #define PSR_CARRY (1 << PSR_CARRY_SHIFT)
  86. #define PSR_ICC (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
  87. #if !defined(TARGET_SPARC64)
  88. #define PSR_EF (1<<12)
  89. #define PSR_PIL 0xf00
  90. #define PSR_S (1<<7)
  91. #define PSR_PS (1<<6)
  92. #define PSR_ET (1<<5)
  93. #define PSR_CWP 0x1f
  94. #endif
  95. #define CC_SRC (env->cc_src)
  96. #define CC_SRC2 (env->cc_src2)
  97. #define CC_DST (env->cc_dst)
  98. #define CC_OP (env->cc_op)
  99. enum {
  100. CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
  101. CC_OP_FLAGS, /* all cc are back in status register */
  102. CC_OP_DIV, /* modify N, Z and V, C = 0*/
  103. CC_OP_ADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
  104. CC_OP_ADDX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
  105. CC_OP_TADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
  106. CC_OP_TADDTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
  107. CC_OP_SUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
  108. CC_OP_SUBX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
  109. CC_OP_TSUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
  110. CC_OP_TSUBTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
  111. CC_OP_LOGIC, /* modify N and Z, C = V = 0, CC_DST = res */
  112. CC_OP_NB,
  113. };
  114. /* Trap base register */
  115. #define TBR_BASE_MASK 0xfffff000
  116. #if defined(TARGET_SPARC64)
  117. #define PS_TCT (1<<12) /* UA2007, impl.dep. trap on control transfer */
  118. #define PS_IG (1<<11) /* v9, zero on UA2007 */
  119. #define PS_MG (1<<10) /* v9, zero on UA2007 */
  120. #define PS_CLE (1<<9) /* UA2007 */
  121. #define PS_TLE (1<<8) /* UA2007 */
  122. #define PS_RMO (1<<7)
  123. #define PS_RED (1<<5) /* v9, zero on UA2007 */
  124. #define PS_PEF (1<<4) /* enable fpu */
  125. #define PS_AM (1<<3) /* address mask */
  126. #define PS_PRIV (1<<2)
  127. #define PS_IE (1<<1)
  128. #define PS_AG (1<<0) /* v9, zero on UA2007 */
  129. #define FPRS_FEF (1<<2)
  130. #define HS_PRIV (1<<2)
  131. #endif
  132. /* Fcc */
  133. #define FSR_RD1 (1ULL << 31)
  134. #define FSR_RD0 (1ULL << 30)
  135. #define FSR_RD_MASK (FSR_RD1 | FSR_RD0)
  136. #define FSR_RD_NEAREST 0
  137. #define FSR_RD_ZERO FSR_RD0
  138. #define FSR_RD_POS FSR_RD1
  139. #define FSR_RD_NEG (FSR_RD1 | FSR_RD0)
  140. #define FSR_NVM (1ULL << 27)
  141. #define FSR_OFM (1ULL << 26)
  142. #define FSR_UFM (1ULL << 25)
  143. #define FSR_DZM (1ULL << 24)
  144. #define FSR_NXM (1ULL << 23)
  145. #define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
  146. #define FSR_NVA (1ULL << 9)
  147. #define FSR_OFA (1ULL << 8)
  148. #define FSR_UFA (1ULL << 7)
  149. #define FSR_DZA (1ULL << 6)
  150. #define FSR_NXA (1ULL << 5)
  151. #define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
  152. #define FSR_NVC (1ULL << 4)
  153. #define FSR_OFC (1ULL << 3)
  154. #define FSR_UFC (1ULL << 2)
  155. #define FSR_DZC (1ULL << 1)
  156. #define FSR_NXC (1ULL << 0)
  157. #define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
  158. #define FSR_FTT2 (1ULL << 16)
  159. #define FSR_FTT1 (1ULL << 15)
  160. #define FSR_FTT0 (1ULL << 14)
  161. //gcc warns about constant overflow for ~FSR_FTT_MASK
  162. //#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
  163. #ifdef TARGET_SPARC64
  164. #define FSR_FTT_NMASK 0xfffffffffffe3fffULL
  165. #define FSR_FTT_CEXC_NMASK 0xfffffffffffe3fe0ULL
  166. #define FSR_LDFSR_OLDMASK 0x0000003f000fc000ULL
  167. #define FSR_LDXFSR_MASK 0x0000003fcfc00fffULL
  168. #define FSR_LDXFSR_OLDMASK 0x00000000000fc000ULL
  169. #else
  170. #define FSR_FTT_NMASK 0xfffe3fffULL
  171. #define FSR_FTT_CEXC_NMASK 0xfffe3fe0ULL
  172. #define FSR_LDFSR_OLDMASK 0x000fc000ULL
  173. #endif
  174. #define FSR_LDFSR_MASK 0xcfc00fffULL
  175. #define FSR_FTT_IEEE_EXCP (1ULL << 14)
  176. #define FSR_FTT_UNIMPFPOP (3ULL << 14)
  177. #define FSR_FTT_SEQ_ERROR (4ULL << 14)
  178. #define FSR_FTT_INVAL_FPR (6ULL << 14)
  179. #define FSR_FCC1_SHIFT 11
  180. #define FSR_FCC1 (1ULL << FSR_FCC1_SHIFT)
  181. #define FSR_FCC0_SHIFT 10
  182. #define FSR_FCC0 (1ULL << FSR_FCC0_SHIFT)
  183. /* MMU */
  184. #define MMU_E (1<<0)
  185. #define MMU_NF (1<<1)
  186. #define PTE_ENTRYTYPE_MASK 3
  187. #define PTE_ACCESS_MASK 0x1c
  188. #define PTE_ACCESS_SHIFT 2
  189. #define PTE_PPN_SHIFT 7
  190. #define PTE_ADDR_MASK 0xffffff00
  191. #define PG_ACCESSED_BIT 5
  192. #define PG_MODIFIED_BIT 6
  193. #define PG_CACHE_BIT 7
  194. #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
  195. #define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
  196. #define PG_CACHE_MASK (1 << PG_CACHE_BIT)
  197. /* 3 <= NWINDOWS <= 32. */
  198. #define MIN_NWINDOWS 3
  199. #define MAX_NWINDOWS 32
  200. #if !defined(TARGET_SPARC64)
  201. #define NB_MMU_MODES 2
  202. #else
  203. #define NB_MMU_MODES 6
  204. typedef struct trap_state {
  205. uint64_t tpc;
  206. uint64_t tnpc;
  207. uint64_t tstate;
  208. uint32_t tt;
  209. } trap_state;
  210. #endif
  211. typedef struct sparc_def_t {
  212. const char *name;
  213. target_ulong iu_version;
  214. uint32_t fpu_version;
  215. uint32_t mmu_version;
  216. uint32_t mmu_bm;
  217. uint32_t mmu_ctpr_mask;
  218. uint32_t mmu_cxr_mask;
  219. uint32_t mmu_sfsr_mask;
  220. uint32_t mmu_trcr_mask;
  221. uint32_t mxcc_version;
  222. uint32_t features;
  223. uint32_t nwindows;
  224. uint32_t maxtl;
  225. } sparc_def_t;
  226. #define CPU_FEATURE_FLOAT (1 << 0)
  227. #define CPU_FEATURE_FLOAT128 (1 << 1)
  228. #define CPU_FEATURE_SWAP (1 << 2)
  229. #define CPU_FEATURE_MUL (1 << 3)
  230. #define CPU_FEATURE_DIV (1 << 4)
  231. #define CPU_FEATURE_FLUSH (1 << 5)
  232. #define CPU_FEATURE_FSQRT (1 << 6)
  233. #define CPU_FEATURE_FMUL (1 << 7)
  234. #define CPU_FEATURE_VIS1 (1 << 8)
  235. #define CPU_FEATURE_VIS2 (1 << 9)
  236. #define CPU_FEATURE_FSMULD (1 << 10)
  237. #define CPU_FEATURE_HYPV (1 << 11)
  238. #define CPU_FEATURE_CMT (1 << 12)
  239. #define CPU_FEATURE_GL (1 << 13)
  240. #define CPU_FEATURE_TA0_SHUTDOWN (1 << 14) /* Shutdown on "ta 0x0" */
  241. #define CPU_FEATURE_ASR17 (1 << 15)
  242. #define CPU_FEATURE_CACHE_CTRL (1 << 16)
  243. #ifndef TARGET_SPARC64
  244. #define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
  245. CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
  246. CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
  247. CPU_FEATURE_FMUL | CPU_FEATURE_FSMULD)
  248. #else
  249. #define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
  250. CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
  251. CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
  252. CPU_FEATURE_FMUL | CPU_FEATURE_VIS1 | \
  253. CPU_FEATURE_VIS2 | CPU_FEATURE_FSMULD)
  254. enum {
  255. mmu_us_12, // Ultrasparc < III (64 entry TLB)
  256. mmu_us_3, // Ultrasparc III (512 entry TLB)
  257. mmu_us_4, // Ultrasparc IV (several TLBs, 32 and 256MB pages)
  258. mmu_sun4v, // T1, T2
  259. };
  260. #endif
  261. #define TTE_VALID_BIT (1ULL << 63)
  262. #define TTE_NFO_BIT (1ULL << 60)
  263. #define TTE_USED_BIT (1ULL << 41)
  264. #define TTE_LOCKED_BIT (1ULL << 6)
  265. #define TTE_SIDEEFFECT_BIT (1ULL << 3)
  266. #define TTE_PRIV_BIT (1ULL << 2)
  267. #define TTE_W_OK_BIT (1ULL << 1)
  268. #define TTE_GLOBAL_BIT (1ULL << 0)
  269. #define TTE_IS_VALID(tte) ((tte) & TTE_VALID_BIT)
  270. #define TTE_IS_NFO(tte) ((tte) & TTE_NFO_BIT)
  271. #define TTE_IS_USED(tte) ((tte) & TTE_USED_BIT)
  272. #define TTE_IS_LOCKED(tte) ((tte) & TTE_LOCKED_BIT)
  273. #define TTE_IS_SIDEEFFECT(tte) ((tte) & TTE_SIDEEFFECT_BIT)
  274. #define TTE_IS_PRIV(tte) ((tte) & TTE_PRIV_BIT)
  275. #define TTE_IS_W_OK(tte) ((tte) & TTE_W_OK_BIT)
  276. #define TTE_IS_GLOBAL(tte) ((tte) & TTE_GLOBAL_BIT)
  277. #define TTE_SET_USED(tte) ((tte) |= TTE_USED_BIT)
  278. #define TTE_SET_UNUSED(tte) ((tte) &= ~TTE_USED_BIT)
  279. #define TTE_PGSIZE(tte) (((tte) >> 61) & 3ULL)
  280. #define TTE_PA(tte) ((tte) & 0x1ffffffe000ULL)
  281. #define SFSR_NF_BIT (1ULL << 24) /* JPS1 NoFault */
  282. #define SFSR_TM_BIT (1ULL << 15) /* JPS1 TLB Miss */
  283. #define SFSR_FT_VA_IMMU_BIT (1ULL << 13) /* USIIi VA out of range (IMMU) */
  284. #define SFSR_FT_VA_DMMU_BIT (1ULL << 12) /* USIIi VA out of range (DMMU) */
  285. #define SFSR_FT_NFO_BIT (1ULL << 11) /* NFO page access */
  286. #define SFSR_FT_ILL_BIT (1ULL << 10) /* illegal LDA/STA ASI */
  287. #define SFSR_FT_ATOMIC_BIT (1ULL << 9) /* atomic op on noncacheable area */
  288. #define SFSR_FT_NF_E_BIT (1ULL << 8) /* NF access on side effect area */
  289. #define SFSR_FT_PRIV_BIT (1ULL << 7) /* privilege violation */
  290. #define SFSR_PR_BIT (1ULL << 3) /* privilege mode */
  291. #define SFSR_WRITE_BIT (1ULL << 2) /* write access mode */
  292. #define SFSR_OW_BIT (1ULL << 1) /* status overwritten */
  293. #define SFSR_VALID_BIT (1ULL << 0) /* status valid */
  294. #define SFSR_ASI_SHIFT 16 /* 23:16 ASI value */
  295. #define SFSR_ASI_MASK (0xffULL << SFSR_ASI_SHIFT)
  296. #define SFSR_CT_PRIMARY (0ULL << 4) /* 5:4 context type */
  297. #define SFSR_CT_SECONDARY (1ULL << 4)
  298. #define SFSR_CT_NUCLEUS (2ULL << 4)
  299. #define SFSR_CT_NOTRANS (3ULL << 4)
  300. #define SFSR_CT_MASK (3ULL << 4)
  301. /* Leon3 cache control */
  302. /* Cache control: emulate the behavior of cache control registers but without
  303. any effect on the emulated */
  304. #define CACHE_STATE_MASK 0x3
  305. #define CACHE_DISABLED 0x0
  306. #define CACHE_FROZEN 0x1
  307. #define CACHE_ENABLED 0x3
  308. /* Cache Control register fields */
  309. #define CACHE_CTRL_IF (1 << 4) /* Instruction Cache Freeze on Interrupt */
  310. #define CACHE_CTRL_DF (1 << 5) /* Data Cache Freeze on Interrupt */
  311. #define CACHE_CTRL_DP (1 << 14) /* Data cache flush pending */
  312. #define CACHE_CTRL_IP (1 << 15) /* Instruction cache flush pending */
  313. #define CACHE_CTRL_IB (1 << 16) /* Instruction burst fetch */
  314. #define CACHE_CTRL_FI (1 << 21) /* Flush Instruction cache (Write only) */
  315. #define CACHE_CTRL_FD (1 << 22) /* Flush Data cache (Write only) */
  316. #define CACHE_CTRL_DS (1 << 23) /* Data cache snoop enable */
  317. typedef struct SparcTLBEntry {
  318. uint64_t tag;
  319. uint64_t tte;
  320. } SparcTLBEntry;
  321. struct CPUTimer
  322. {
  323. const char *name;
  324. uint32_t frequency;
  325. uint32_t disabled;
  326. uint64_t disabled_mask;
  327. int64_t clock_offset;
  328. struct QEMUTimer *qtimer;
  329. };
  330. typedef struct CPUTimer CPUTimer;
  331. struct QEMUFile;
  332. void cpu_put_timer(struct QEMUFile *f, CPUTimer *s);
  333. void cpu_get_timer(struct QEMUFile *f, CPUTimer *s);
  334. typedef struct CPUSPARCState CPUSPARCState;
  335. struct CPUSPARCState {
  336. target_ulong gregs[8]; /* general registers */
  337. target_ulong *regwptr; /* pointer to current register window */
  338. target_ulong pc; /* program counter */
  339. target_ulong npc; /* next program counter */
  340. target_ulong y; /* multiply/divide register */
  341. /* emulator internal flags handling */
  342. target_ulong cc_src, cc_src2;
  343. target_ulong cc_dst;
  344. uint32_t cc_op;
  345. target_ulong t0, t1; /* temporaries live across basic blocks */
  346. target_ulong cond; /* conditional branch result (XXX: save it in a
  347. temporary register when possible) */
  348. uint32_t psr; /* processor state register */
  349. target_ulong fsr; /* FPU state register */
  350. CPU_DoubleU fpr[TARGET_DPREGS]; /* floating point registers */
  351. uint32_t cwp; /* index of current register window (extracted
  352. from PSR) */
  353. #if !defined(TARGET_SPARC64) || defined(TARGET_ABI32)
  354. uint32_t wim; /* window invalid mask */
  355. #endif
  356. target_ulong tbr; /* trap base register */
  357. #if !defined(TARGET_SPARC64)
  358. int psrs; /* supervisor mode (extracted from PSR) */
  359. int psrps; /* previous supervisor mode */
  360. int psret; /* enable traps */
  361. #endif
  362. uint32_t psrpil; /* interrupt blocking level */
  363. uint32_t pil_in; /* incoming interrupt level bitmap */
  364. #if !defined(TARGET_SPARC64)
  365. int psref; /* enable fpu */
  366. #endif
  367. int interrupt_index;
  368. /* NOTE: we allow 8 more registers to handle wrapping */
  369. target_ulong regbase[MAX_NWINDOWS * 16 + 8];
  370. CPU_COMMON
  371. target_ulong version;
  372. uint32_t nwindows;
  373. /* MMU regs */
  374. #if defined(TARGET_SPARC64)
  375. uint64_t lsu;
  376. #define DMMU_E 0x8
  377. #define IMMU_E 0x4
  378. //typedef struct SparcMMU
  379. union {
  380. uint64_t immuregs[16];
  381. struct {
  382. uint64_t tsb_tag_target;
  383. uint64_t unused_mmu_primary_context; // use DMMU
  384. uint64_t unused_mmu_secondary_context; // use DMMU
  385. uint64_t sfsr;
  386. uint64_t sfar;
  387. uint64_t tsb;
  388. uint64_t tag_access;
  389. } immu;
  390. };
  391. union {
  392. uint64_t dmmuregs[16];
  393. struct {
  394. uint64_t tsb_tag_target;
  395. uint64_t mmu_primary_context;
  396. uint64_t mmu_secondary_context;
  397. uint64_t sfsr;
  398. uint64_t sfar;
  399. uint64_t tsb;
  400. uint64_t tag_access;
  401. } dmmu;
  402. };
  403. SparcTLBEntry itlb[64];
  404. SparcTLBEntry dtlb[64];
  405. uint32_t mmu_version;
  406. #else
  407. uint32_t mmuregs[32];
  408. uint64_t mxccdata[4];
  409. uint64_t mxccregs[8];
  410. uint32_t mmubpctrv, mmubpctrc, mmubpctrs;
  411. uint64_t mmubpaction;
  412. uint64_t mmubpregs[4];
  413. uint64_t prom_addr;
  414. #endif
  415. /* temporary float registers */
  416. float128 qt0, qt1;
  417. float_status fp_status;
  418. #if defined(TARGET_SPARC64)
  419. #define MAXTL_MAX 8
  420. #define MAXTL_MASK (MAXTL_MAX - 1)
  421. trap_state ts[MAXTL_MAX];
  422. uint32_t xcc; /* Extended integer condition codes */
  423. uint32_t asi;
  424. uint32_t pstate;
  425. uint32_t tl;
  426. uint32_t maxtl;
  427. uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
  428. uint64_t agregs[8]; /* alternate general registers */
  429. uint64_t bgregs[8]; /* backup for normal global registers */
  430. uint64_t igregs[8]; /* interrupt general registers */
  431. uint64_t mgregs[8]; /* mmu general registers */
  432. uint64_t fprs;
  433. uint64_t tick_cmpr, stick_cmpr;
  434. CPUTimer *tick, *stick;
  435. #define TICK_NPT_MASK 0x8000000000000000ULL
  436. #define TICK_INT_DIS 0x8000000000000000ULL
  437. uint64_t gsr;
  438. uint32_t gl; // UA2005
  439. /* UA 2005 hyperprivileged registers */
  440. uint64_t hpstate, htstate[MAXTL_MAX], hintp, htba, hver, hstick_cmpr, ssr;
  441. CPUTimer *hstick; // UA 2005
  442. /* Interrupt vector registers */
  443. uint64_t ivec_status;
  444. uint64_t ivec_data[3];
  445. uint32_t softint;
  446. #define SOFTINT_TIMER 1
  447. #define SOFTINT_STIMER (1 << 16)
  448. #define SOFTINT_INTRMASK (0xFFFE)
  449. #define SOFTINT_REG_MASK (SOFTINT_STIMER|SOFTINT_INTRMASK|SOFTINT_TIMER)
  450. #endif
  451. sparc_def_t *def;
  452. void *irq_manager;
  453. void (*qemu_irq_ack)(CPUSPARCState *env, void *irq_manager, int intno);
  454. /* Leon3 cache control */
  455. uint32_t cache_control;
  456. };
  457. #include "cpu-qom.h"
  458. #ifndef NO_CPU_IO_DEFS
  459. /* cpu_init.c */
  460. SPARCCPU *cpu_sparc_init(const char *cpu_model);
  461. void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu);
  462. void sparc_cpu_list(FILE *f, fprintf_function cpu_fprintf);
  463. /* mmu_helper.c */
  464. int cpu_sparc_handle_mmu_fault(CPUSPARCState *env1, target_ulong address, int rw,
  465. int mmu_idx);
  466. #define cpu_handle_mmu_fault cpu_sparc_handle_mmu_fault
  467. target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev);
  468. void dump_mmu(FILE *f, fprintf_function cpu_fprintf, CPUSPARCState *env);
  469. #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
  470. int target_memory_rw_debug(CPUSPARCState *env, target_ulong addr,
  471. uint8_t *buf, int len, int is_write);
  472. #define TARGET_CPU_MEMORY_RW_DEBUG
  473. #endif
  474. /* translate.c */
  475. void gen_intermediate_code_init(CPUSPARCState *env);
  476. /* cpu-exec.c */
  477. int cpu_sparc_exec(CPUSPARCState *s);
  478. /* win_helper.c */
  479. target_ulong cpu_get_psr(CPUSPARCState *env1);
  480. void cpu_put_psr(CPUSPARCState *env1, target_ulong val);
  481. #ifdef TARGET_SPARC64
  482. target_ulong cpu_get_ccr(CPUSPARCState *env1);
  483. void cpu_put_ccr(CPUSPARCState *env1, target_ulong val);
  484. target_ulong cpu_get_cwp64(CPUSPARCState *env1);
  485. void cpu_put_cwp64(CPUSPARCState *env1, int cwp);
  486. void cpu_change_pstate(CPUSPARCState *env1, uint32_t new_pstate);
  487. #endif
  488. int cpu_cwp_inc(CPUSPARCState *env1, int cwp);
  489. int cpu_cwp_dec(CPUSPARCState *env1, int cwp);
  490. void cpu_set_cwp(CPUSPARCState *env1, int new_cwp);
  491. /* int_helper.c */
  492. void do_interrupt(CPUSPARCState *env);
  493. void leon3_irq_manager(CPUSPARCState *env, void *irq_manager, int intno);
  494. /* sun4m.c, sun4u.c */
  495. void cpu_check_irqs(CPUSPARCState *env);
  496. /* leon3.c */
  497. void leon3_irq_ack(void *irq_manager, int intno);
  498. #if defined (TARGET_SPARC64)
  499. static inline int compare_masked(uint64_t x, uint64_t y, uint64_t mask)
  500. {
  501. return (x & mask) == (y & mask);
  502. }
  503. #define MMU_CONTEXT_BITS 13
  504. #define MMU_CONTEXT_MASK ((1 << MMU_CONTEXT_BITS) - 1)
  505. static inline int tlb_compare_context(const SparcTLBEntry *tlb,
  506. uint64_t context)
  507. {
  508. return compare_masked(context, tlb->tag, MMU_CONTEXT_MASK);
  509. }
  510. #endif
  511. #endif
  512. /* cpu-exec.c */
  513. #if !defined(CONFIG_USER_ONLY)
  514. void cpu_unassigned_access(CPUSPARCState *env1, target_phys_addr_t addr,
  515. int is_write, int is_exec, int is_asi, int size);
  516. #if defined(TARGET_SPARC64)
  517. target_phys_addr_t cpu_get_phys_page_nofault(CPUSPARCState *env, target_ulong addr,
  518. int mmu_idx);
  519. #endif
  520. #endif
  521. int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
  522. #ifndef NO_CPU_IO_DEFS
  523. static inline CPUSPARCState *cpu_init(const char *cpu_model)
  524. {
  525. SPARCCPU *cpu = cpu_sparc_init(cpu_model);
  526. if (cpu == NULL) {
  527. return NULL;
  528. }
  529. return &cpu->env;
  530. }
  531. #endif
  532. #define cpu_exec cpu_sparc_exec
  533. #define cpu_gen_code cpu_sparc_gen_code
  534. #define cpu_signal_handler cpu_sparc_signal_handler
  535. #define cpu_list sparc_cpu_list
  536. #define CPU_SAVE_VERSION 7
  537. /* MMU modes definitions */
  538. #if defined (TARGET_SPARC64)
  539. #define MMU_USER_IDX 0
  540. #define MMU_MODE0_SUFFIX _user
  541. #define MMU_USER_SECONDARY_IDX 1
  542. #define MMU_MODE1_SUFFIX _user_secondary
  543. #define MMU_KERNEL_IDX 2
  544. #define MMU_MODE2_SUFFIX _kernel
  545. #define MMU_KERNEL_SECONDARY_IDX 3
  546. #define MMU_MODE3_SUFFIX _kernel_secondary
  547. #define MMU_NUCLEUS_IDX 4
  548. #define MMU_MODE4_SUFFIX _nucleus
  549. #define MMU_HYPV_IDX 5
  550. #define MMU_MODE5_SUFFIX _hypv
  551. #else
  552. #define MMU_USER_IDX 0
  553. #define MMU_MODE0_SUFFIX _user
  554. #define MMU_KERNEL_IDX 1
  555. #define MMU_MODE1_SUFFIX _kernel
  556. #endif
  557. #if defined (TARGET_SPARC64)
  558. static inline int cpu_has_hypervisor(CPUSPARCState *env1)
  559. {
  560. return env1->def->features & CPU_FEATURE_HYPV;
  561. }
  562. static inline int cpu_hypervisor_mode(CPUSPARCState *env1)
  563. {
  564. return cpu_has_hypervisor(env1) && (env1->hpstate & HS_PRIV);
  565. }
  566. static inline int cpu_supervisor_mode(CPUSPARCState *env1)
  567. {
  568. return env1->pstate & PS_PRIV;
  569. }
  570. #endif
  571. static inline int cpu_mmu_index(CPUSPARCState *env1)
  572. {
  573. #if defined(CONFIG_USER_ONLY)
  574. return MMU_USER_IDX;
  575. #elif !defined(TARGET_SPARC64)
  576. return env1->psrs;
  577. #else
  578. if (env1->tl > 0) {
  579. return MMU_NUCLEUS_IDX;
  580. } else if (cpu_hypervisor_mode(env1)) {
  581. return MMU_HYPV_IDX;
  582. } else if (cpu_supervisor_mode(env1)) {
  583. return MMU_KERNEL_IDX;
  584. } else {
  585. return MMU_USER_IDX;
  586. }
  587. #endif
  588. }
  589. static inline int cpu_interrupts_enabled(CPUSPARCState *env1)
  590. {
  591. #if !defined (TARGET_SPARC64)
  592. if (env1->psret != 0)
  593. return 1;
  594. #else
  595. if (env1->pstate & PS_IE)
  596. return 1;
  597. #endif
  598. return 0;
  599. }
  600. static inline int cpu_pil_allowed(CPUSPARCState *env1, int pil)
  601. {
  602. #if !defined(TARGET_SPARC64)
  603. /* level 15 is non-maskable on sparc v8 */
  604. return pil == 15 || pil > env1->psrpil;
  605. #else
  606. return pil > env1->psrpil;
  607. #endif
  608. }
  609. #if defined(CONFIG_USER_ONLY)
  610. static inline void cpu_clone_regs(CPUSPARCState *env, target_ulong newsp)
  611. {
  612. if (newsp)
  613. env->regwptr[22] = newsp;
  614. env->regwptr[0] = 0;
  615. /* FIXME: Do we also need to clear CF? */
  616. /* XXXXX */
  617. printf ("HELPME: %s:%d\n", __FILE__, __LINE__);
  618. }
  619. #endif
  620. #include "cpu-all.h"
  621. #ifdef TARGET_SPARC64
  622. /* sun4u.c */
  623. void cpu_tick_set_count(CPUTimer *timer, uint64_t count);
  624. uint64_t cpu_tick_get_count(CPUTimer *timer);
  625. void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit);
  626. trap_state* cpu_tsptr(CPUSPARCState* env);
  627. #endif
  628. void QEMU_NORETURN do_unaligned_access(CPUSPARCState *env, target_ulong addr,
  629. int is_write, int is_user,
  630. uintptr_t retaddr);
  631. #define TB_FLAG_FPU_ENABLED (1 << 4)
  632. #define TB_FLAG_AM_ENABLED (1 << 5)
  633. static inline void cpu_get_tb_cpu_state(CPUSPARCState *env, target_ulong *pc,
  634. target_ulong *cs_base, int *flags)
  635. {
  636. *pc = env->pc;
  637. *cs_base = env->npc;
  638. #ifdef TARGET_SPARC64
  639. // AM . Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
  640. *flags = (env->pstate & PS_PRIV) /* 2 */
  641. | ((env->lsu & (DMMU_E | IMMU_E)) >> 2) /* 1, 0 */
  642. | ((env->tl & 0xff) << 8)
  643. | (env->dmmu.mmu_primary_context << 16); /* 16... */
  644. if (env->pstate & PS_AM) {
  645. *flags |= TB_FLAG_AM_ENABLED;
  646. }
  647. if ((env->def->features & CPU_FEATURE_FLOAT) && (env->pstate & PS_PEF)
  648. && (env->fprs & FPRS_FEF)) {
  649. *flags |= TB_FLAG_FPU_ENABLED;
  650. }
  651. #else
  652. // FPU enable . Supervisor
  653. *flags = env->psrs;
  654. if ((env->def->features & CPU_FEATURE_FLOAT) && env->psref) {
  655. *flags |= TB_FLAG_FPU_ENABLED;
  656. }
  657. #endif
  658. }
  659. static inline bool tb_fpu_enabled(int tb_flags)
  660. {
  661. #if defined(CONFIG_USER_ONLY)
  662. return true;
  663. #else
  664. return tb_flags & TB_FLAG_FPU_ENABLED;
  665. #endif
  666. }
  667. static inline bool tb_am_enabled(int tb_flags)
  668. {
  669. #ifndef TARGET_SPARC64
  670. return false;
  671. #else
  672. return tb_flags & TB_FLAG_AM_ENABLED;
  673. #endif
  674. }
  675. static inline bool cpu_has_work(CPUSPARCState *env1)
  676. {
  677. return (env1->interrupt_request & CPU_INTERRUPT_HARD) &&
  678. cpu_interrupts_enabled(env1);
  679. }
  680. #include "exec-all.h"
  681. static inline void cpu_pc_from_tb(CPUSPARCState *env, TranslationBlock *tb)
  682. {
  683. env->pc = tb->pc;
  684. env->npc = tb->cs_base;
  685. }
  686. #endif