xilinx_zynq.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /*
  2. * Xilinx Zynq Baseboard System emulation.
  3. *
  4. * Copyright (c) 2010 Xilinx.
  5. * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.croshtwaite@petalogix.com)
  6. * Copyright (c) 2012 Petalogix Pty Ltd.
  7. * Written by Haibing Ma
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include "sysbus.h"
  18. #include "arm-misc.h"
  19. #include "net.h"
  20. #include "exec-memory.h"
  21. #include "sysemu.h"
  22. #include "boards.h"
  23. #include "flash.h"
  24. #include "blockdev.h"
  25. #include "loader.h"
  26. #define FLASH_SIZE (64 * 1024 * 1024)
  27. #define FLASH_SECTOR_SIZE (128 * 1024)
  28. #define IRQ_OFFSET 32 /* pic interrupts start from index 32 */
  29. static struct arm_boot_info zynq_binfo = {};
  30. static void gem_init(NICInfo *nd, uint32_t base, qemu_irq irq)
  31. {
  32. DeviceState *dev;
  33. SysBusDevice *s;
  34. qemu_check_nic_model(nd, "cadence_gem");
  35. dev = qdev_create(NULL, "cadence_gem");
  36. qdev_set_nic_properties(dev, nd);
  37. qdev_init_nofail(dev);
  38. s = sysbus_from_qdev(dev);
  39. sysbus_mmio_map(s, 0, base);
  40. sysbus_connect_irq(s, 0, irq);
  41. }
  42. static void zynq_init(ram_addr_t ram_size, const char *boot_device,
  43. const char *kernel_filename, const char *kernel_cmdline,
  44. const char *initrd_filename, const char *cpu_model)
  45. {
  46. ARMCPU *cpu;
  47. MemoryRegion *address_space_mem = get_system_memory();
  48. MemoryRegion *ext_ram = g_new(MemoryRegion, 1);
  49. MemoryRegion *ocm_ram = g_new(MemoryRegion, 1);
  50. DeviceState *dev;
  51. SysBusDevice *busdev;
  52. qemu_irq *irqp;
  53. qemu_irq pic[64];
  54. NICInfo *nd;
  55. int n;
  56. qemu_irq cpu_irq;
  57. if (!cpu_model) {
  58. cpu_model = "cortex-a9";
  59. }
  60. cpu = cpu_arm_init(cpu_model);
  61. if (!cpu) {
  62. fprintf(stderr, "Unable to find CPU definition\n");
  63. exit(1);
  64. }
  65. irqp = arm_pic_init_cpu(cpu);
  66. cpu_irq = irqp[ARM_PIC_CPU_IRQ];
  67. /* max 2GB ram */
  68. if (ram_size > 0x80000000) {
  69. ram_size = 0x80000000;
  70. }
  71. /* DDR remapped to address zero. */
  72. memory_region_init_ram(ext_ram, "zynq.ext_ram", ram_size);
  73. vmstate_register_ram_global(ext_ram);
  74. memory_region_add_subregion(address_space_mem, 0, ext_ram);
  75. /* 256K of on-chip memory */
  76. memory_region_init_ram(ocm_ram, "zynq.ocm_ram", 256 << 10);
  77. vmstate_register_ram_global(ocm_ram);
  78. memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram);
  79. DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
  80. /* AMD */
  81. pflash_cfi02_register(0xe2000000, NULL, "zynq.pflash", FLASH_SIZE,
  82. dinfo ? dinfo->bdrv : NULL, FLASH_SECTOR_SIZE,
  83. FLASH_SIZE/FLASH_SECTOR_SIZE, 1,
  84. 1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa,
  85. 0);
  86. dev = qdev_create(NULL, "xilinx,zynq_slcr");
  87. qdev_init_nofail(dev);
  88. sysbus_mmio_map(sysbus_from_qdev(dev), 0, 0xF8000000);
  89. dev = qdev_create(NULL, "a9mpcore_priv");
  90. qdev_prop_set_uint32(dev, "num-cpu", 1);
  91. qdev_init_nofail(dev);
  92. busdev = sysbus_from_qdev(dev);
  93. sysbus_mmio_map(busdev, 0, 0xF8F00000);
  94. sysbus_connect_irq(busdev, 0, cpu_irq);
  95. for (n = 0; n < 64; n++) {
  96. pic[n] = qdev_get_gpio_in(dev, n);
  97. }
  98. sysbus_create_simple("cadence_uart", 0xE0000000, pic[59-IRQ_OFFSET]);
  99. sysbus_create_simple("cadence_uart", 0xE0001000, pic[82-IRQ_OFFSET]);
  100. sysbus_create_varargs("cadence_ttc", 0xF8001000,
  101. pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL);
  102. sysbus_create_varargs("cadence_ttc", 0xF8002000,
  103. pic[69-IRQ_OFFSET], pic[70-IRQ_OFFSET], pic[71-IRQ_OFFSET], NULL);
  104. for (n = 0; n < nb_nics; n++) {
  105. nd = &nd_table[n];
  106. if (n == 0) {
  107. gem_init(nd, 0xE000B000, pic[54-IRQ_OFFSET]);
  108. } else if (n == 1) {
  109. gem_init(nd, 0xE000C000, pic[77-IRQ_OFFSET]);
  110. }
  111. }
  112. zynq_binfo.ram_size = ram_size;
  113. zynq_binfo.kernel_filename = kernel_filename;
  114. zynq_binfo.kernel_cmdline = kernel_cmdline;
  115. zynq_binfo.initrd_filename = initrd_filename;
  116. zynq_binfo.nb_cpus = 1;
  117. zynq_binfo.board_id = 0xd32;
  118. zynq_binfo.loader_start = 0;
  119. arm_load_kernel(arm_env_get_cpu(first_cpu), &zynq_binfo);
  120. }
  121. static QEMUMachine zynq_machine = {
  122. .name = "xilinx-zynq-a9",
  123. .desc = "Xilinx Zynq Platform Baseboard for Cortex-A9",
  124. .init = zynq_init,
  125. .use_scsi = 1,
  126. .max_cpus = 1,
  127. .no_sdcard = 1
  128. };
  129. static void zynq_machine_init(void)
  130. {
  131. qemu_register_machine(&zynq_machine);
  132. }
  133. machine_init(zynq_machine_init);