vga.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447
  1. /*
  2. * QEMU VGA Emulator.
  3. *
  4. * Copyright (c) 2003 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw.h"
  25. #include "vga.h"
  26. #include "console.h"
  27. #include "pc.h"
  28. #include "pci.h"
  29. #include "vga_int.h"
  30. #include "pixel_ops.h"
  31. #include "qemu-timer.h"
  32. #include "xen.h"
  33. #include "trace.h"
  34. //#define DEBUG_VGA
  35. //#define DEBUG_VGA_MEM
  36. //#define DEBUG_VGA_REG
  37. //#define DEBUG_BOCHS_VBE
  38. /* 16 state changes per vertical frame @60 Hz */
  39. #define VGA_TEXT_CURSOR_PERIOD_MS (1000 * 2 * 16 / 60)
  40. /*
  41. * Video Graphics Array (VGA)
  42. *
  43. * Chipset docs for original IBM VGA:
  44. * http://www.mcamafia.de/pdf/ibm_vgaxga_trm2.pdf
  45. *
  46. * FreeVGA site:
  47. * http://www.osdever.net/FreeVGA/home.htm
  48. *
  49. * Standard VGA features and Bochs VBE extensions are implemented.
  50. */
  51. /* force some bits to zero */
  52. const uint8_t sr_mask[8] = {
  53. 0x03,
  54. 0x3d,
  55. 0x0f,
  56. 0x3f,
  57. 0x0e,
  58. 0x00,
  59. 0x00,
  60. 0xff,
  61. };
  62. const uint8_t gr_mask[16] = {
  63. 0x0f, /* 0x00 */
  64. 0x0f, /* 0x01 */
  65. 0x0f, /* 0x02 */
  66. 0x1f, /* 0x03 */
  67. 0x03, /* 0x04 */
  68. 0x7b, /* 0x05 */
  69. 0x0f, /* 0x06 */
  70. 0x0f, /* 0x07 */
  71. 0xff, /* 0x08 */
  72. 0x00, /* 0x09 */
  73. 0x00, /* 0x0a */
  74. 0x00, /* 0x0b */
  75. 0x00, /* 0x0c */
  76. 0x00, /* 0x0d */
  77. 0x00, /* 0x0e */
  78. 0x00, /* 0x0f */
  79. };
  80. #define cbswap_32(__x) \
  81. ((uint32_t)( \
  82. (((uint32_t)(__x) & (uint32_t)0x000000ffUL) << 24) | \
  83. (((uint32_t)(__x) & (uint32_t)0x0000ff00UL) << 8) | \
  84. (((uint32_t)(__x) & (uint32_t)0x00ff0000UL) >> 8) | \
  85. (((uint32_t)(__x) & (uint32_t)0xff000000UL) >> 24) ))
  86. #ifdef HOST_WORDS_BIGENDIAN
  87. #define PAT(x) cbswap_32(x)
  88. #else
  89. #define PAT(x) (x)
  90. #endif
  91. #ifdef HOST_WORDS_BIGENDIAN
  92. #define BIG 1
  93. #else
  94. #define BIG 0
  95. #endif
  96. #ifdef HOST_WORDS_BIGENDIAN
  97. #define GET_PLANE(data, p) (((data) >> (24 - (p) * 8)) & 0xff)
  98. #else
  99. #define GET_PLANE(data, p) (((data) >> ((p) * 8)) & 0xff)
  100. #endif
  101. static const uint32_t mask16[16] = {
  102. PAT(0x00000000),
  103. PAT(0x000000ff),
  104. PAT(0x0000ff00),
  105. PAT(0x0000ffff),
  106. PAT(0x00ff0000),
  107. PAT(0x00ff00ff),
  108. PAT(0x00ffff00),
  109. PAT(0x00ffffff),
  110. PAT(0xff000000),
  111. PAT(0xff0000ff),
  112. PAT(0xff00ff00),
  113. PAT(0xff00ffff),
  114. PAT(0xffff0000),
  115. PAT(0xffff00ff),
  116. PAT(0xffffff00),
  117. PAT(0xffffffff),
  118. };
  119. #undef PAT
  120. #ifdef HOST_WORDS_BIGENDIAN
  121. #define PAT(x) (x)
  122. #else
  123. #define PAT(x) cbswap_32(x)
  124. #endif
  125. static const uint32_t dmask16[16] = {
  126. PAT(0x00000000),
  127. PAT(0x000000ff),
  128. PAT(0x0000ff00),
  129. PAT(0x0000ffff),
  130. PAT(0x00ff0000),
  131. PAT(0x00ff00ff),
  132. PAT(0x00ffff00),
  133. PAT(0x00ffffff),
  134. PAT(0xff000000),
  135. PAT(0xff0000ff),
  136. PAT(0xff00ff00),
  137. PAT(0xff00ffff),
  138. PAT(0xffff0000),
  139. PAT(0xffff00ff),
  140. PAT(0xffffff00),
  141. PAT(0xffffffff),
  142. };
  143. static const uint32_t dmask4[4] = {
  144. PAT(0x00000000),
  145. PAT(0x0000ffff),
  146. PAT(0xffff0000),
  147. PAT(0xffffffff),
  148. };
  149. static uint32_t expand4[256];
  150. static uint16_t expand2[256];
  151. static uint8_t expand4to8[16];
  152. static void vga_screen_dump(void *opaque, const char *filename, bool cswitch);
  153. static void vga_update_memory_access(VGACommonState *s)
  154. {
  155. MemoryRegion *region, *old_region = s->chain4_alias;
  156. target_phys_addr_t base, offset, size;
  157. s->chain4_alias = NULL;
  158. if ((s->sr[VGA_SEQ_PLANE_WRITE] & VGA_SR02_ALL_PLANES) ==
  159. VGA_SR02_ALL_PLANES && s->sr[VGA_SEQ_MEMORY_MODE] & VGA_SR04_CHN_4M) {
  160. offset = 0;
  161. switch ((s->gr[VGA_GFX_MISC] >> 2) & 3) {
  162. case 0:
  163. base = 0xa0000;
  164. size = 0x20000;
  165. break;
  166. case 1:
  167. base = 0xa0000;
  168. size = 0x10000;
  169. offset = s->bank_offset;
  170. break;
  171. case 2:
  172. base = 0xb0000;
  173. size = 0x8000;
  174. break;
  175. case 3:
  176. default:
  177. base = 0xb8000;
  178. size = 0x8000;
  179. break;
  180. }
  181. base += isa_mem_base;
  182. region = g_malloc(sizeof(*region));
  183. memory_region_init_alias(region, "vga.chain4", &s->vram, offset, size);
  184. memory_region_add_subregion_overlap(s->legacy_address_space, base,
  185. region, 2);
  186. s->chain4_alias = region;
  187. }
  188. if (old_region) {
  189. memory_region_del_subregion(s->legacy_address_space, old_region);
  190. memory_region_destroy(old_region);
  191. g_free(old_region);
  192. s->plane_updated = 0xf;
  193. }
  194. }
  195. static void vga_dumb_update_retrace_info(VGACommonState *s)
  196. {
  197. (void) s;
  198. }
  199. static void vga_precise_update_retrace_info(VGACommonState *s)
  200. {
  201. int htotal_chars;
  202. int hretr_start_char;
  203. int hretr_skew_chars;
  204. int hretr_end_char;
  205. int vtotal_lines;
  206. int vretr_start_line;
  207. int vretr_end_line;
  208. int dots;
  209. #if 0
  210. int div2, sldiv2;
  211. #endif
  212. int clocking_mode;
  213. int clock_sel;
  214. const int clk_hz[] = {25175000, 28322000, 25175000, 25175000};
  215. int64_t chars_per_sec;
  216. struct vga_precise_retrace *r = &s->retrace_info.precise;
  217. htotal_chars = s->cr[VGA_CRTC_H_TOTAL] + 5;
  218. hretr_start_char = s->cr[VGA_CRTC_H_SYNC_START];
  219. hretr_skew_chars = (s->cr[VGA_CRTC_H_SYNC_END] >> 5) & 3;
  220. hretr_end_char = s->cr[VGA_CRTC_H_SYNC_END] & 0x1f;
  221. vtotal_lines = (s->cr[VGA_CRTC_V_TOTAL] |
  222. (((s->cr[VGA_CRTC_OVERFLOW] & 1) |
  223. ((s->cr[VGA_CRTC_OVERFLOW] >> 4) & 2)) << 8)) + 2;
  224. vretr_start_line = s->cr[VGA_CRTC_V_SYNC_START] |
  225. ((((s->cr[VGA_CRTC_OVERFLOW] >> 2) & 1) |
  226. ((s->cr[VGA_CRTC_OVERFLOW] >> 6) & 2)) << 8);
  227. vretr_end_line = s->cr[VGA_CRTC_V_SYNC_END] & 0xf;
  228. clocking_mode = (s->sr[VGA_SEQ_CLOCK_MODE] >> 3) & 1;
  229. clock_sel = (s->msr >> 2) & 3;
  230. dots = (s->msr & 1) ? 8 : 9;
  231. chars_per_sec = clk_hz[clock_sel] / dots;
  232. htotal_chars <<= clocking_mode;
  233. r->total_chars = vtotal_lines * htotal_chars;
  234. if (r->freq) {
  235. r->ticks_per_char = get_ticks_per_sec() / (r->total_chars * r->freq);
  236. } else {
  237. r->ticks_per_char = get_ticks_per_sec() / chars_per_sec;
  238. }
  239. r->vstart = vretr_start_line;
  240. r->vend = r->vstart + vretr_end_line + 1;
  241. r->hstart = hretr_start_char + hretr_skew_chars;
  242. r->hend = r->hstart + hretr_end_char + 1;
  243. r->htotal = htotal_chars;
  244. #if 0
  245. div2 = (s->cr[VGA_CRTC_MODE] >> 2) & 1;
  246. sldiv2 = (s->cr[VGA_CRTC_MODE] >> 3) & 1;
  247. printf (
  248. "hz=%f\n"
  249. "htotal = %d\n"
  250. "hretr_start = %d\n"
  251. "hretr_skew = %d\n"
  252. "hretr_end = %d\n"
  253. "vtotal = %d\n"
  254. "vretr_start = %d\n"
  255. "vretr_end = %d\n"
  256. "div2 = %d sldiv2 = %d\n"
  257. "clocking_mode = %d\n"
  258. "clock_sel = %d %d\n"
  259. "dots = %d\n"
  260. "ticks/char = %" PRId64 "\n"
  261. "\n",
  262. (double) get_ticks_per_sec() / (r->ticks_per_char * r->total_chars),
  263. htotal_chars,
  264. hretr_start_char,
  265. hretr_skew_chars,
  266. hretr_end_char,
  267. vtotal_lines,
  268. vretr_start_line,
  269. vretr_end_line,
  270. div2, sldiv2,
  271. clocking_mode,
  272. clock_sel,
  273. clk_hz[clock_sel],
  274. dots,
  275. r->ticks_per_char
  276. );
  277. #endif
  278. }
  279. static uint8_t vga_precise_retrace(VGACommonState *s)
  280. {
  281. struct vga_precise_retrace *r = &s->retrace_info.precise;
  282. uint8_t val = s->st01 & ~(ST01_V_RETRACE | ST01_DISP_ENABLE);
  283. if (r->total_chars) {
  284. int cur_line, cur_line_char, cur_char;
  285. int64_t cur_tick;
  286. cur_tick = qemu_get_clock_ns(vm_clock);
  287. cur_char = (cur_tick / r->ticks_per_char) % r->total_chars;
  288. cur_line = cur_char / r->htotal;
  289. if (cur_line >= r->vstart && cur_line <= r->vend) {
  290. val |= ST01_V_RETRACE | ST01_DISP_ENABLE;
  291. } else {
  292. cur_line_char = cur_char % r->htotal;
  293. if (cur_line_char >= r->hstart && cur_line_char <= r->hend) {
  294. val |= ST01_DISP_ENABLE;
  295. }
  296. }
  297. return val;
  298. } else {
  299. return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
  300. }
  301. }
  302. static uint8_t vga_dumb_retrace(VGACommonState *s)
  303. {
  304. return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
  305. }
  306. int vga_ioport_invalid(VGACommonState *s, uint32_t addr)
  307. {
  308. if (s->msr & VGA_MIS_COLOR) {
  309. /* Color */
  310. return (addr >= 0x3b0 && addr <= 0x3bf);
  311. } else {
  312. /* Monochrome */
  313. return (addr >= 0x3d0 && addr <= 0x3df);
  314. }
  315. }
  316. uint32_t vga_ioport_read(void *opaque, uint32_t addr)
  317. {
  318. VGACommonState *s = opaque;
  319. int val, index;
  320. if (vga_ioport_invalid(s, addr)) {
  321. val = 0xff;
  322. } else {
  323. switch(addr) {
  324. case VGA_ATT_W:
  325. if (s->ar_flip_flop == 0) {
  326. val = s->ar_index;
  327. } else {
  328. val = 0;
  329. }
  330. break;
  331. case VGA_ATT_R:
  332. index = s->ar_index & 0x1f;
  333. if (index < VGA_ATT_C) {
  334. val = s->ar[index];
  335. } else {
  336. val = 0;
  337. }
  338. break;
  339. case VGA_MIS_W:
  340. val = s->st00;
  341. break;
  342. case VGA_SEQ_I:
  343. val = s->sr_index;
  344. break;
  345. case VGA_SEQ_D:
  346. val = s->sr[s->sr_index];
  347. #ifdef DEBUG_VGA_REG
  348. printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
  349. #endif
  350. break;
  351. case VGA_PEL_IR:
  352. val = s->dac_state;
  353. break;
  354. case VGA_PEL_IW:
  355. val = s->dac_write_index;
  356. break;
  357. case VGA_PEL_D:
  358. val = s->palette[s->dac_read_index * 3 + s->dac_sub_index];
  359. if (++s->dac_sub_index == 3) {
  360. s->dac_sub_index = 0;
  361. s->dac_read_index++;
  362. }
  363. break;
  364. case VGA_FTC_R:
  365. val = s->fcr;
  366. break;
  367. case VGA_MIS_R:
  368. val = s->msr;
  369. break;
  370. case VGA_GFX_I:
  371. val = s->gr_index;
  372. break;
  373. case VGA_GFX_D:
  374. val = s->gr[s->gr_index];
  375. #ifdef DEBUG_VGA_REG
  376. printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
  377. #endif
  378. break;
  379. case VGA_CRT_IM:
  380. case VGA_CRT_IC:
  381. val = s->cr_index;
  382. break;
  383. case VGA_CRT_DM:
  384. case VGA_CRT_DC:
  385. val = s->cr[s->cr_index];
  386. #ifdef DEBUG_VGA_REG
  387. printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
  388. #endif
  389. break;
  390. case VGA_IS1_RM:
  391. case VGA_IS1_RC:
  392. /* just toggle to fool polling */
  393. val = s->st01 = s->retrace(s);
  394. s->ar_flip_flop = 0;
  395. break;
  396. default:
  397. val = 0x00;
  398. break;
  399. }
  400. }
  401. #if defined(DEBUG_VGA)
  402. printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
  403. #endif
  404. return val;
  405. }
  406. void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
  407. {
  408. VGACommonState *s = opaque;
  409. int index;
  410. /* check port range access depending on color/monochrome mode */
  411. if (vga_ioport_invalid(s, addr)) {
  412. return;
  413. }
  414. #ifdef DEBUG_VGA
  415. printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
  416. #endif
  417. switch(addr) {
  418. case VGA_ATT_W:
  419. if (s->ar_flip_flop == 0) {
  420. val &= 0x3f;
  421. s->ar_index = val;
  422. } else {
  423. index = s->ar_index & 0x1f;
  424. switch(index) {
  425. case VGA_ATC_PALETTE0 ... VGA_ATC_PALETTEF:
  426. s->ar[index] = val & 0x3f;
  427. break;
  428. case VGA_ATC_MODE:
  429. s->ar[index] = val & ~0x10;
  430. break;
  431. case VGA_ATC_OVERSCAN:
  432. s->ar[index] = val;
  433. break;
  434. case VGA_ATC_PLANE_ENABLE:
  435. s->ar[index] = val & ~0xc0;
  436. break;
  437. case VGA_ATC_PEL:
  438. s->ar[index] = val & ~0xf0;
  439. break;
  440. case VGA_ATC_COLOR_PAGE:
  441. s->ar[index] = val & ~0xf0;
  442. break;
  443. default:
  444. break;
  445. }
  446. }
  447. s->ar_flip_flop ^= 1;
  448. break;
  449. case VGA_MIS_W:
  450. s->msr = val & ~0x10;
  451. s->update_retrace_info(s);
  452. break;
  453. case VGA_SEQ_I:
  454. s->sr_index = val & 7;
  455. break;
  456. case VGA_SEQ_D:
  457. #ifdef DEBUG_VGA_REG
  458. printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
  459. #endif
  460. s->sr[s->sr_index] = val & sr_mask[s->sr_index];
  461. if (s->sr_index == VGA_SEQ_CLOCK_MODE) {
  462. s->update_retrace_info(s);
  463. }
  464. vga_update_memory_access(s);
  465. break;
  466. case VGA_PEL_IR:
  467. s->dac_read_index = val;
  468. s->dac_sub_index = 0;
  469. s->dac_state = 3;
  470. break;
  471. case VGA_PEL_IW:
  472. s->dac_write_index = val;
  473. s->dac_sub_index = 0;
  474. s->dac_state = 0;
  475. break;
  476. case VGA_PEL_D:
  477. s->dac_cache[s->dac_sub_index] = val;
  478. if (++s->dac_sub_index == 3) {
  479. memcpy(&s->palette[s->dac_write_index * 3], s->dac_cache, 3);
  480. s->dac_sub_index = 0;
  481. s->dac_write_index++;
  482. }
  483. break;
  484. case VGA_GFX_I:
  485. s->gr_index = val & 0x0f;
  486. break;
  487. case VGA_GFX_D:
  488. #ifdef DEBUG_VGA_REG
  489. printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
  490. #endif
  491. s->gr[s->gr_index] = val & gr_mask[s->gr_index];
  492. vga_update_memory_access(s);
  493. break;
  494. case VGA_CRT_IM:
  495. case VGA_CRT_IC:
  496. s->cr_index = val;
  497. break;
  498. case VGA_CRT_DM:
  499. case VGA_CRT_DC:
  500. #ifdef DEBUG_VGA_REG
  501. printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
  502. #endif
  503. /* handle CR0-7 protection */
  504. if ((s->cr[VGA_CRTC_V_SYNC_END] & VGA_CR11_LOCK_CR0_CR7) &&
  505. s->cr_index <= VGA_CRTC_OVERFLOW) {
  506. /* can always write bit 4 of CR7 */
  507. if (s->cr_index == VGA_CRTC_OVERFLOW) {
  508. s->cr[VGA_CRTC_OVERFLOW] = (s->cr[VGA_CRTC_OVERFLOW] & ~0x10) |
  509. (val & 0x10);
  510. }
  511. return;
  512. }
  513. s->cr[s->cr_index] = val;
  514. switch(s->cr_index) {
  515. case VGA_CRTC_H_TOTAL:
  516. case VGA_CRTC_H_SYNC_START:
  517. case VGA_CRTC_H_SYNC_END:
  518. case VGA_CRTC_V_TOTAL:
  519. case VGA_CRTC_OVERFLOW:
  520. case VGA_CRTC_V_SYNC_END:
  521. case VGA_CRTC_MODE:
  522. s->update_retrace_info(s);
  523. break;
  524. }
  525. break;
  526. case VGA_IS1_RM:
  527. case VGA_IS1_RC:
  528. s->fcr = val & 0x10;
  529. break;
  530. }
  531. }
  532. #ifdef CONFIG_BOCHS_VBE
  533. static uint32_t vbe_ioport_read_index(void *opaque, uint32_t addr)
  534. {
  535. VGACommonState *s = opaque;
  536. uint32_t val;
  537. val = s->vbe_index;
  538. return val;
  539. }
  540. static uint32_t vbe_ioport_read_data(void *opaque, uint32_t addr)
  541. {
  542. VGACommonState *s = opaque;
  543. uint32_t val;
  544. if (s->vbe_index < VBE_DISPI_INDEX_NB) {
  545. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_GETCAPS) {
  546. switch(s->vbe_index) {
  547. /* XXX: do not hardcode ? */
  548. case VBE_DISPI_INDEX_XRES:
  549. val = VBE_DISPI_MAX_XRES;
  550. break;
  551. case VBE_DISPI_INDEX_YRES:
  552. val = VBE_DISPI_MAX_YRES;
  553. break;
  554. case VBE_DISPI_INDEX_BPP:
  555. val = VBE_DISPI_MAX_BPP;
  556. break;
  557. default:
  558. val = s->vbe_regs[s->vbe_index];
  559. break;
  560. }
  561. } else {
  562. val = s->vbe_regs[s->vbe_index];
  563. }
  564. } else if (s->vbe_index == VBE_DISPI_INDEX_VIDEO_MEMORY_64K) {
  565. val = s->vram_size / (64 * 1024);
  566. } else {
  567. val = 0;
  568. }
  569. #ifdef DEBUG_BOCHS_VBE
  570. printf("VBE: read index=0x%x val=0x%x\n", s->vbe_index, val);
  571. #endif
  572. return val;
  573. }
  574. static void vbe_ioport_write_index(void *opaque, uint32_t addr, uint32_t val)
  575. {
  576. VGACommonState *s = opaque;
  577. s->vbe_index = val;
  578. }
  579. static void vbe_ioport_write_data(void *opaque, uint32_t addr, uint32_t val)
  580. {
  581. VGACommonState *s = opaque;
  582. if (s->vbe_index <= VBE_DISPI_INDEX_NB) {
  583. #ifdef DEBUG_BOCHS_VBE
  584. printf("VBE: write index=0x%x val=0x%x\n", s->vbe_index, val);
  585. #endif
  586. switch(s->vbe_index) {
  587. case VBE_DISPI_INDEX_ID:
  588. if (val == VBE_DISPI_ID0 ||
  589. val == VBE_DISPI_ID1 ||
  590. val == VBE_DISPI_ID2 ||
  591. val == VBE_DISPI_ID3 ||
  592. val == VBE_DISPI_ID4) {
  593. s->vbe_regs[s->vbe_index] = val;
  594. }
  595. break;
  596. case VBE_DISPI_INDEX_XRES:
  597. if ((val <= VBE_DISPI_MAX_XRES) && ((val & 7) == 0)) {
  598. s->vbe_regs[s->vbe_index] = val;
  599. }
  600. break;
  601. case VBE_DISPI_INDEX_YRES:
  602. if (val <= VBE_DISPI_MAX_YRES) {
  603. s->vbe_regs[s->vbe_index] = val;
  604. }
  605. break;
  606. case VBE_DISPI_INDEX_BPP:
  607. if (val == 0)
  608. val = 8;
  609. if (val == 4 || val == 8 || val == 15 ||
  610. val == 16 || val == 24 || val == 32) {
  611. s->vbe_regs[s->vbe_index] = val;
  612. }
  613. break;
  614. case VBE_DISPI_INDEX_BANK:
  615. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
  616. val &= (s->vbe_bank_mask >> 2);
  617. } else {
  618. val &= s->vbe_bank_mask;
  619. }
  620. s->vbe_regs[s->vbe_index] = val;
  621. s->bank_offset = (val << 16);
  622. vga_update_memory_access(s);
  623. break;
  624. case VBE_DISPI_INDEX_ENABLE:
  625. if ((val & VBE_DISPI_ENABLED) &&
  626. !(s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED)) {
  627. int h, shift_control;
  628. s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] =
  629. s->vbe_regs[VBE_DISPI_INDEX_XRES];
  630. s->vbe_regs[VBE_DISPI_INDEX_VIRT_HEIGHT] =
  631. s->vbe_regs[VBE_DISPI_INDEX_YRES];
  632. s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET] = 0;
  633. s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET] = 0;
  634. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
  635. s->vbe_line_offset = s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 1;
  636. else
  637. s->vbe_line_offset = s->vbe_regs[VBE_DISPI_INDEX_XRES] *
  638. ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
  639. s->vbe_start_addr = 0;
  640. /* clear the screen (should be done in BIOS) */
  641. if (!(val & VBE_DISPI_NOCLEARMEM)) {
  642. memset(s->vram_ptr, 0,
  643. s->vbe_regs[VBE_DISPI_INDEX_YRES] * s->vbe_line_offset);
  644. }
  645. /* we initialize the VGA graphic mode (should be done
  646. in BIOS) */
  647. /* graphic mode + memory map 1 */
  648. s->gr[VGA_GFX_MISC] = (s->gr[VGA_GFX_MISC] & ~0x0c) | 0x04 |
  649. VGA_GR06_GRAPHICS_MODE;
  650. s->cr[VGA_CRTC_MODE] |= 3; /* no CGA modes */
  651. s->cr[VGA_CRTC_OFFSET] = s->vbe_line_offset >> 3;
  652. /* width */
  653. s->cr[VGA_CRTC_H_DISP] =
  654. (s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 3) - 1;
  655. /* height (only meaningful if < 1024) */
  656. h = s->vbe_regs[VBE_DISPI_INDEX_YRES] - 1;
  657. s->cr[VGA_CRTC_V_DISP_END] = h;
  658. s->cr[VGA_CRTC_OVERFLOW] = (s->cr[VGA_CRTC_OVERFLOW] & ~0x42) |
  659. ((h >> 7) & 0x02) | ((h >> 3) & 0x40);
  660. /* line compare to 1023 */
  661. s->cr[VGA_CRTC_LINE_COMPARE] = 0xff;
  662. s->cr[VGA_CRTC_OVERFLOW] |= 0x10;
  663. s->cr[VGA_CRTC_MAX_SCAN] |= 0x40;
  664. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
  665. shift_control = 0;
  666. s->sr[VGA_SEQ_CLOCK_MODE] &= ~8; /* no double line */
  667. } else {
  668. shift_control = 2;
  669. /* set chain 4 mode */
  670. s->sr[VGA_SEQ_MEMORY_MODE] |= VGA_SR04_CHN_4M;
  671. /* activate all planes */
  672. s->sr[VGA_SEQ_PLANE_WRITE] |= VGA_SR02_ALL_PLANES;
  673. }
  674. s->gr[VGA_GFX_MODE] = (s->gr[VGA_GFX_MODE] & ~0x60) |
  675. (shift_control << 5);
  676. s->cr[VGA_CRTC_MAX_SCAN] &= ~0x9f; /* no double scan */
  677. } else {
  678. /* XXX: the bios should do that */
  679. s->bank_offset = 0;
  680. }
  681. s->dac_8bit = (val & VBE_DISPI_8BIT_DAC) > 0;
  682. s->vbe_regs[s->vbe_index] = val;
  683. vga_update_memory_access(s);
  684. break;
  685. case VBE_DISPI_INDEX_VIRT_WIDTH:
  686. {
  687. int w, h, line_offset;
  688. if (val < s->vbe_regs[VBE_DISPI_INDEX_XRES])
  689. return;
  690. w = val;
  691. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
  692. line_offset = w >> 1;
  693. else
  694. line_offset = w * ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
  695. h = s->vram_size / line_offset;
  696. /* XXX: support weird bochs semantics ? */
  697. if (h < s->vbe_regs[VBE_DISPI_INDEX_YRES])
  698. return;
  699. s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] = w;
  700. s->vbe_regs[VBE_DISPI_INDEX_VIRT_HEIGHT] = h;
  701. s->vbe_line_offset = line_offset;
  702. }
  703. break;
  704. case VBE_DISPI_INDEX_X_OFFSET:
  705. case VBE_DISPI_INDEX_Y_OFFSET:
  706. {
  707. int x;
  708. s->vbe_regs[s->vbe_index] = val;
  709. s->vbe_start_addr = s->vbe_line_offset * s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET];
  710. x = s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET];
  711. if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
  712. s->vbe_start_addr += x >> 1;
  713. else
  714. s->vbe_start_addr += x * ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
  715. s->vbe_start_addr >>= 2;
  716. }
  717. break;
  718. default:
  719. break;
  720. }
  721. }
  722. }
  723. #endif
  724. /* called for accesses between 0xa0000 and 0xc0000 */
  725. uint32_t vga_mem_readb(VGACommonState *s, target_phys_addr_t addr)
  726. {
  727. int memory_map_mode, plane;
  728. uint32_t ret;
  729. /* convert to VGA memory offset */
  730. memory_map_mode = (s->gr[VGA_GFX_MISC] >> 2) & 3;
  731. addr &= 0x1ffff;
  732. switch(memory_map_mode) {
  733. case 0:
  734. break;
  735. case 1:
  736. if (addr >= 0x10000)
  737. return 0xff;
  738. addr += s->bank_offset;
  739. break;
  740. case 2:
  741. addr -= 0x10000;
  742. if (addr >= 0x8000)
  743. return 0xff;
  744. break;
  745. default:
  746. case 3:
  747. addr -= 0x18000;
  748. if (addr >= 0x8000)
  749. return 0xff;
  750. break;
  751. }
  752. if (s->sr[VGA_SEQ_MEMORY_MODE] & VGA_SR04_CHN_4M) {
  753. /* chain 4 mode : simplest access */
  754. ret = s->vram_ptr[addr];
  755. } else if (s->gr[VGA_GFX_MODE] & 0x10) {
  756. /* odd/even mode (aka text mode mapping) */
  757. plane = (s->gr[VGA_GFX_PLANE_READ] & 2) | (addr & 1);
  758. ret = s->vram_ptr[((addr & ~1) << 1) | plane];
  759. } else {
  760. /* standard VGA latched access */
  761. s->latch = ((uint32_t *)s->vram_ptr)[addr];
  762. if (!(s->gr[VGA_GFX_MODE] & 0x08)) {
  763. /* read mode 0 */
  764. plane = s->gr[VGA_GFX_PLANE_READ];
  765. ret = GET_PLANE(s->latch, plane);
  766. } else {
  767. /* read mode 1 */
  768. ret = (s->latch ^ mask16[s->gr[VGA_GFX_COMPARE_VALUE]]) &
  769. mask16[s->gr[VGA_GFX_COMPARE_MASK]];
  770. ret |= ret >> 16;
  771. ret |= ret >> 8;
  772. ret = (~ret) & 0xff;
  773. }
  774. }
  775. return ret;
  776. }
  777. /* called for accesses between 0xa0000 and 0xc0000 */
  778. void vga_mem_writeb(VGACommonState *s, target_phys_addr_t addr, uint32_t val)
  779. {
  780. int memory_map_mode, plane, write_mode, b, func_select, mask;
  781. uint32_t write_mask, bit_mask, set_mask;
  782. #ifdef DEBUG_VGA_MEM
  783. printf("vga: [0x" TARGET_FMT_plx "] = 0x%02x\n", addr, val);
  784. #endif
  785. /* convert to VGA memory offset */
  786. memory_map_mode = (s->gr[VGA_GFX_MISC] >> 2) & 3;
  787. addr &= 0x1ffff;
  788. switch(memory_map_mode) {
  789. case 0:
  790. break;
  791. case 1:
  792. if (addr >= 0x10000)
  793. return;
  794. addr += s->bank_offset;
  795. break;
  796. case 2:
  797. addr -= 0x10000;
  798. if (addr >= 0x8000)
  799. return;
  800. break;
  801. default:
  802. case 3:
  803. addr -= 0x18000;
  804. if (addr >= 0x8000)
  805. return;
  806. break;
  807. }
  808. if (s->sr[VGA_SEQ_MEMORY_MODE] & VGA_SR04_CHN_4M) {
  809. /* chain 4 mode : simplest access */
  810. plane = addr & 3;
  811. mask = (1 << plane);
  812. if (s->sr[VGA_SEQ_PLANE_WRITE] & mask) {
  813. s->vram_ptr[addr] = val;
  814. #ifdef DEBUG_VGA_MEM
  815. printf("vga: chain4: [0x" TARGET_FMT_plx "]\n", addr);
  816. #endif
  817. s->plane_updated |= mask; /* only used to detect font change */
  818. memory_region_set_dirty(&s->vram, addr, 1);
  819. }
  820. } else if (s->gr[VGA_GFX_MODE] & 0x10) {
  821. /* odd/even mode (aka text mode mapping) */
  822. plane = (s->gr[VGA_GFX_PLANE_READ] & 2) | (addr & 1);
  823. mask = (1 << plane);
  824. if (s->sr[VGA_SEQ_PLANE_WRITE] & mask) {
  825. addr = ((addr & ~1) << 1) | plane;
  826. s->vram_ptr[addr] = val;
  827. #ifdef DEBUG_VGA_MEM
  828. printf("vga: odd/even: [0x" TARGET_FMT_plx "]\n", addr);
  829. #endif
  830. s->plane_updated |= mask; /* only used to detect font change */
  831. memory_region_set_dirty(&s->vram, addr, 1);
  832. }
  833. } else {
  834. /* standard VGA latched access */
  835. write_mode = s->gr[VGA_GFX_MODE] & 3;
  836. switch(write_mode) {
  837. default:
  838. case 0:
  839. /* rotate */
  840. b = s->gr[VGA_GFX_DATA_ROTATE] & 7;
  841. val = ((val >> b) | (val << (8 - b))) & 0xff;
  842. val |= val << 8;
  843. val |= val << 16;
  844. /* apply set/reset mask */
  845. set_mask = mask16[s->gr[VGA_GFX_SR_ENABLE]];
  846. val = (val & ~set_mask) |
  847. (mask16[s->gr[VGA_GFX_SR_VALUE]] & set_mask);
  848. bit_mask = s->gr[VGA_GFX_BIT_MASK];
  849. break;
  850. case 1:
  851. val = s->latch;
  852. goto do_write;
  853. case 2:
  854. val = mask16[val & 0x0f];
  855. bit_mask = s->gr[VGA_GFX_BIT_MASK];
  856. break;
  857. case 3:
  858. /* rotate */
  859. b = s->gr[VGA_GFX_DATA_ROTATE] & 7;
  860. val = (val >> b) | (val << (8 - b));
  861. bit_mask = s->gr[VGA_GFX_BIT_MASK] & val;
  862. val = mask16[s->gr[VGA_GFX_SR_VALUE]];
  863. break;
  864. }
  865. /* apply logical operation */
  866. func_select = s->gr[VGA_GFX_DATA_ROTATE] >> 3;
  867. switch(func_select) {
  868. case 0:
  869. default:
  870. /* nothing to do */
  871. break;
  872. case 1:
  873. /* and */
  874. val &= s->latch;
  875. break;
  876. case 2:
  877. /* or */
  878. val |= s->latch;
  879. break;
  880. case 3:
  881. /* xor */
  882. val ^= s->latch;
  883. break;
  884. }
  885. /* apply bit mask */
  886. bit_mask |= bit_mask << 8;
  887. bit_mask |= bit_mask << 16;
  888. val = (val & bit_mask) | (s->latch & ~bit_mask);
  889. do_write:
  890. /* mask data according to sr[2] */
  891. mask = s->sr[VGA_SEQ_PLANE_WRITE];
  892. s->plane_updated |= mask; /* only used to detect font change */
  893. write_mask = mask16[mask];
  894. ((uint32_t *)s->vram_ptr)[addr] =
  895. (((uint32_t *)s->vram_ptr)[addr] & ~write_mask) |
  896. (val & write_mask);
  897. #ifdef DEBUG_VGA_MEM
  898. printf("vga: latch: [0x" TARGET_FMT_plx "] mask=0x%08x val=0x%08x\n",
  899. addr * 4, write_mask, val);
  900. #endif
  901. memory_region_set_dirty(&s->vram, addr << 2, sizeof(uint32_t));
  902. }
  903. }
  904. typedef void vga_draw_glyph8_func(uint8_t *d, int linesize,
  905. const uint8_t *font_ptr, int h,
  906. uint32_t fgcol, uint32_t bgcol);
  907. typedef void vga_draw_glyph9_func(uint8_t *d, int linesize,
  908. const uint8_t *font_ptr, int h,
  909. uint32_t fgcol, uint32_t bgcol, int dup9);
  910. typedef void vga_draw_line_func(VGACommonState *s1, uint8_t *d,
  911. const uint8_t *s, int width);
  912. #define DEPTH 8
  913. #include "vga_template.h"
  914. #define DEPTH 15
  915. #include "vga_template.h"
  916. #define BGR_FORMAT
  917. #define DEPTH 15
  918. #include "vga_template.h"
  919. #define DEPTH 16
  920. #include "vga_template.h"
  921. #define BGR_FORMAT
  922. #define DEPTH 16
  923. #include "vga_template.h"
  924. #define DEPTH 32
  925. #include "vga_template.h"
  926. #define BGR_FORMAT
  927. #define DEPTH 32
  928. #include "vga_template.h"
  929. static unsigned int rgb_to_pixel8_dup(unsigned int r, unsigned int g, unsigned b)
  930. {
  931. unsigned int col;
  932. col = rgb_to_pixel8(r, g, b);
  933. col |= col << 8;
  934. col |= col << 16;
  935. return col;
  936. }
  937. static unsigned int rgb_to_pixel15_dup(unsigned int r, unsigned int g, unsigned b)
  938. {
  939. unsigned int col;
  940. col = rgb_to_pixel15(r, g, b);
  941. col |= col << 16;
  942. return col;
  943. }
  944. static unsigned int rgb_to_pixel15bgr_dup(unsigned int r, unsigned int g,
  945. unsigned int b)
  946. {
  947. unsigned int col;
  948. col = rgb_to_pixel15bgr(r, g, b);
  949. col |= col << 16;
  950. return col;
  951. }
  952. static unsigned int rgb_to_pixel16_dup(unsigned int r, unsigned int g, unsigned b)
  953. {
  954. unsigned int col;
  955. col = rgb_to_pixel16(r, g, b);
  956. col |= col << 16;
  957. return col;
  958. }
  959. static unsigned int rgb_to_pixel16bgr_dup(unsigned int r, unsigned int g,
  960. unsigned int b)
  961. {
  962. unsigned int col;
  963. col = rgb_to_pixel16bgr(r, g, b);
  964. col |= col << 16;
  965. return col;
  966. }
  967. static unsigned int rgb_to_pixel32_dup(unsigned int r, unsigned int g, unsigned b)
  968. {
  969. unsigned int col;
  970. col = rgb_to_pixel32(r, g, b);
  971. return col;
  972. }
  973. static unsigned int rgb_to_pixel32bgr_dup(unsigned int r, unsigned int g, unsigned b)
  974. {
  975. unsigned int col;
  976. col = rgb_to_pixel32bgr(r, g, b);
  977. return col;
  978. }
  979. /* return true if the palette was modified */
  980. static int update_palette16(VGACommonState *s)
  981. {
  982. int full_update, i;
  983. uint32_t v, col, *palette;
  984. full_update = 0;
  985. palette = s->last_palette;
  986. for(i = 0; i < 16; i++) {
  987. v = s->ar[i];
  988. if (s->ar[VGA_ATC_MODE] & 0x80) {
  989. v = ((s->ar[VGA_ATC_COLOR_PAGE] & 0xf) << 4) | (v & 0xf);
  990. } else {
  991. v = ((s->ar[VGA_ATC_COLOR_PAGE] & 0xc) << 4) | (v & 0x3f);
  992. }
  993. v = v * 3;
  994. col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
  995. c6_to_8(s->palette[v + 1]),
  996. c6_to_8(s->palette[v + 2]));
  997. if (col != palette[i]) {
  998. full_update = 1;
  999. palette[i] = col;
  1000. }
  1001. }
  1002. return full_update;
  1003. }
  1004. /* return true if the palette was modified */
  1005. static int update_palette256(VGACommonState *s)
  1006. {
  1007. int full_update, i;
  1008. uint32_t v, col, *palette;
  1009. full_update = 0;
  1010. palette = s->last_palette;
  1011. v = 0;
  1012. for(i = 0; i < 256; i++) {
  1013. if (s->dac_8bit) {
  1014. col = s->rgb_to_pixel(s->palette[v],
  1015. s->palette[v + 1],
  1016. s->palette[v + 2]);
  1017. } else {
  1018. col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
  1019. c6_to_8(s->palette[v + 1]),
  1020. c6_to_8(s->palette[v + 2]));
  1021. }
  1022. if (col != palette[i]) {
  1023. full_update = 1;
  1024. palette[i] = col;
  1025. }
  1026. v += 3;
  1027. }
  1028. return full_update;
  1029. }
  1030. static void vga_get_offsets(VGACommonState *s,
  1031. uint32_t *pline_offset,
  1032. uint32_t *pstart_addr,
  1033. uint32_t *pline_compare)
  1034. {
  1035. uint32_t start_addr, line_offset, line_compare;
  1036. #ifdef CONFIG_BOCHS_VBE
  1037. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
  1038. line_offset = s->vbe_line_offset;
  1039. start_addr = s->vbe_start_addr;
  1040. line_compare = 65535;
  1041. } else
  1042. #endif
  1043. {
  1044. /* compute line_offset in bytes */
  1045. line_offset = s->cr[VGA_CRTC_OFFSET];
  1046. line_offset <<= 3;
  1047. /* starting address */
  1048. start_addr = s->cr[VGA_CRTC_START_LO] |
  1049. (s->cr[VGA_CRTC_START_HI] << 8);
  1050. /* line compare */
  1051. line_compare = s->cr[VGA_CRTC_LINE_COMPARE] |
  1052. ((s->cr[VGA_CRTC_OVERFLOW] & 0x10) << 4) |
  1053. ((s->cr[VGA_CRTC_MAX_SCAN] & 0x40) << 3);
  1054. }
  1055. *pline_offset = line_offset;
  1056. *pstart_addr = start_addr;
  1057. *pline_compare = line_compare;
  1058. }
  1059. /* update start_addr and line_offset. Return TRUE if modified */
  1060. static int update_basic_params(VGACommonState *s)
  1061. {
  1062. int full_update;
  1063. uint32_t start_addr, line_offset, line_compare;
  1064. full_update = 0;
  1065. s->get_offsets(s, &line_offset, &start_addr, &line_compare);
  1066. if (line_offset != s->line_offset ||
  1067. start_addr != s->start_addr ||
  1068. line_compare != s->line_compare) {
  1069. s->line_offset = line_offset;
  1070. s->start_addr = start_addr;
  1071. s->line_compare = line_compare;
  1072. full_update = 1;
  1073. }
  1074. return full_update;
  1075. }
  1076. #define NB_DEPTHS 7
  1077. static inline int get_depth_index(DisplayState *s)
  1078. {
  1079. switch(ds_get_bits_per_pixel(s)) {
  1080. default:
  1081. case 8:
  1082. return 0;
  1083. case 15:
  1084. return 1;
  1085. case 16:
  1086. return 2;
  1087. case 32:
  1088. if (is_surface_bgr(s->surface))
  1089. return 4;
  1090. else
  1091. return 3;
  1092. }
  1093. }
  1094. static vga_draw_glyph8_func * const vga_draw_glyph8_table[NB_DEPTHS] = {
  1095. vga_draw_glyph8_8,
  1096. vga_draw_glyph8_16,
  1097. vga_draw_glyph8_16,
  1098. vga_draw_glyph8_32,
  1099. vga_draw_glyph8_32,
  1100. vga_draw_glyph8_16,
  1101. vga_draw_glyph8_16,
  1102. };
  1103. static vga_draw_glyph8_func * const vga_draw_glyph16_table[NB_DEPTHS] = {
  1104. vga_draw_glyph16_8,
  1105. vga_draw_glyph16_16,
  1106. vga_draw_glyph16_16,
  1107. vga_draw_glyph16_32,
  1108. vga_draw_glyph16_32,
  1109. vga_draw_glyph16_16,
  1110. vga_draw_glyph16_16,
  1111. };
  1112. static vga_draw_glyph9_func * const vga_draw_glyph9_table[NB_DEPTHS] = {
  1113. vga_draw_glyph9_8,
  1114. vga_draw_glyph9_16,
  1115. vga_draw_glyph9_16,
  1116. vga_draw_glyph9_32,
  1117. vga_draw_glyph9_32,
  1118. vga_draw_glyph9_16,
  1119. vga_draw_glyph9_16,
  1120. };
  1121. static const uint8_t cursor_glyph[32 * 4] = {
  1122. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1123. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1124. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1125. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1126. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1127. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1128. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1129. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1130. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1131. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1132. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1133. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1134. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1135. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1136. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1137. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  1138. };
  1139. static void vga_get_text_resolution(VGACommonState *s, int *pwidth, int *pheight,
  1140. int *pcwidth, int *pcheight)
  1141. {
  1142. int width, cwidth, height, cheight;
  1143. /* total width & height */
  1144. cheight = (s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1;
  1145. cwidth = 8;
  1146. if (!(s->sr[VGA_SEQ_CLOCK_MODE] & VGA_SR01_CHAR_CLK_8DOTS)) {
  1147. cwidth = 9;
  1148. }
  1149. if (s->sr[VGA_SEQ_CLOCK_MODE] & 0x08) {
  1150. cwidth = 16; /* NOTE: no 18 pixel wide */
  1151. }
  1152. width = (s->cr[VGA_CRTC_H_DISP] + 1);
  1153. if (s->cr[VGA_CRTC_V_TOTAL] == 100) {
  1154. /* ugly hack for CGA 160x100x16 - explain me the logic */
  1155. height = 100;
  1156. } else {
  1157. height = s->cr[VGA_CRTC_V_DISP_END] |
  1158. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1159. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1160. height = (height + 1) / cheight;
  1161. }
  1162. *pwidth = width;
  1163. *pheight = height;
  1164. *pcwidth = cwidth;
  1165. *pcheight = cheight;
  1166. }
  1167. typedef unsigned int rgb_to_pixel_dup_func(unsigned int r, unsigned int g, unsigned b);
  1168. static rgb_to_pixel_dup_func * const rgb_to_pixel_dup_table[NB_DEPTHS] = {
  1169. rgb_to_pixel8_dup,
  1170. rgb_to_pixel15_dup,
  1171. rgb_to_pixel16_dup,
  1172. rgb_to_pixel32_dup,
  1173. rgb_to_pixel32bgr_dup,
  1174. rgb_to_pixel15bgr_dup,
  1175. rgb_to_pixel16bgr_dup,
  1176. };
  1177. /*
  1178. * Text mode update
  1179. * Missing:
  1180. * - double scan
  1181. * - double width
  1182. * - underline
  1183. * - flashing
  1184. */
  1185. static void vga_draw_text(VGACommonState *s, int full_update)
  1186. {
  1187. int cx, cy, cheight, cw, ch, cattr, height, width, ch_attr;
  1188. int cx_min, cx_max, linesize, x_incr, line, line1;
  1189. uint32_t offset, fgcol, bgcol, v, cursor_offset;
  1190. uint8_t *d1, *d, *src, *dest, *cursor_ptr;
  1191. const uint8_t *font_ptr, *font_base[2];
  1192. int dup9, line_offset, depth_index;
  1193. uint32_t *palette;
  1194. uint32_t *ch_attr_ptr;
  1195. vga_draw_glyph8_func *vga_draw_glyph8;
  1196. vga_draw_glyph9_func *vga_draw_glyph9;
  1197. int64_t now = qemu_get_clock_ms(vm_clock);
  1198. /* compute font data address (in plane 2) */
  1199. v = s->sr[VGA_SEQ_CHARACTER_MAP];
  1200. offset = (((v >> 4) & 1) | ((v << 1) & 6)) * 8192 * 4 + 2;
  1201. if (offset != s->font_offsets[0]) {
  1202. s->font_offsets[0] = offset;
  1203. full_update = 1;
  1204. }
  1205. font_base[0] = s->vram_ptr + offset;
  1206. offset = (((v >> 5) & 1) | ((v >> 1) & 6)) * 8192 * 4 + 2;
  1207. font_base[1] = s->vram_ptr + offset;
  1208. if (offset != s->font_offsets[1]) {
  1209. s->font_offsets[1] = offset;
  1210. full_update = 1;
  1211. }
  1212. if (s->plane_updated & (1 << 2) || s->chain4_alias) {
  1213. /* if the plane 2 was modified since the last display, it
  1214. indicates the font may have been modified */
  1215. s->plane_updated = 0;
  1216. full_update = 1;
  1217. }
  1218. full_update |= update_basic_params(s);
  1219. line_offset = s->line_offset;
  1220. vga_get_text_resolution(s, &width, &height, &cw, &cheight);
  1221. if ((height * width) <= 1) {
  1222. /* better than nothing: exit if transient size is too small */
  1223. return;
  1224. }
  1225. if ((height * width) > CH_ATTR_SIZE) {
  1226. /* better than nothing: exit if transient size is too big */
  1227. return;
  1228. }
  1229. if (width != s->last_width || height != s->last_height ||
  1230. cw != s->last_cw || cheight != s->last_ch || s->last_depth) {
  1231. s->last_scr_width = width * cw;
  1232. s->last_scr_height = height * cheight;
  1233. qemu_console_resize(s->ds, s->last_scr_width, s->last_scr_height);
  1234. s->last_depth = 0;
  1235. s->last_width = width;
  1236. s->last_height = height;
  1237. s->last_ch = cheight;
  1238. s->last_cw = cw;
  1239. full_update = 1;
  1240. }
  1241. s->rgb_to_pixel =
  1242. rgb_to_pixel_dup_table[get_depth_index(s->ds)];
  1243. full_update |= update_palette16(s);
  1244. palette = s->last_palette;
  1245. x_incr = cw * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
  1246. cursor_offset = ((s->cr[VGA_CRTC_CURSOR_HI] << 8) |
  1247. s->cr[VGA_CRTC_CURSOR_LO]) - s->start_addr;
  1248. if (cursor_offset != s->cursor_offset ||
  1249. s->cr[VGA_CRTC_CURSOR_START] != s->cursor_start ||
  1250. s->cr[VGA_CRTC_CURSOR_END] != s->cursor_end) {
  1251. /* if the cursor position changed, we update the old and new
  1252. chars */
  1253. if (s->cursor_offset < CH_ATTR_SIZE)
  1254. s->last_ch_attr[s->cursor_offset] = -1;
  1255. if (cursor_offset < CH_ATTR_SIZE)
  1256. s->last_ch_attr[cursor_offset] = -1;
  1257. s->cursor_offset = cursor_offset;
  1258. s->cursor_start = s->cr[VGA_CRTC_CURSOR_START];
  1259. s->cursor_end = s->cr[VGA_CRTC_CURSOR_END];
  1260. }
  1261. cursor_ptr = s->vram_ptr + (s->start_addr + cursor_offset) * 4;
  1262. if (now >= s->cursor_blink_time) {
  1263. s->cursor_blink_time = now + VGA_TEXT_CURSOR_PERIOD_MS / 2;
  1264. s->cursor_visible_phase = !s->cursor_visible_phase;
  1265. }
  1266. depth_index = get_depth_index(s->ds);
  1267. if (cw == 16)
  1268. vga_draw_glyph8 = vga_draw_glyph16_table[depth_index];
  1269. else
  1270. vga_draw_glyph8 = vga_draw_glyph8_table[depth_index];
  1271. vga_draw_glyph9 = vga_draw_glyph9_table[depth_index];
  1272. dest = ds_get_data(s->ds);
  1273. linesize = ds_get_linesize(s->ds);
  1274. ch_attr_ptr = s->last_ch_attr;
  1275. line = 0;
  1276. offset = s->start_addr * 4;
  1277. for(cy = 0; cy < height; cy++) {
  1278. d1 = dest;
  1279. src = s->vram_ptr + offset;
  1280. cx_min = width;
  1281. cx_max = -1;
  1282. for(cx = 0; cx < width; cx++) {
  1283. ch_attr = *(uint16_t *)src;
  1284. if (full_update || ch_attr != *ch_attr_ptr || src == cursor_ptr) {
  1285. if (cx < cx_min)
  1286. cx_min = cx;
  1287. if (cx > cx_max)
  1288. cx_max = cx;
  1289. *ch_attr_ptr = ch_attr;
  1290. #ifdef HOST_WORDS_BIGENDIAN
  1291. ch = ch_attr >> 8;
  1292. cattr = ch_attr & 0xff;
  1293. #else
  1294. ch = ch_attr & 0xff;
  1295. cattr = ch_attr >> 8;
  1296. #endif
  1297. font_ptr = font_base[(cattr >> 3) & 1];
  1298. font_ptr += 32 * 4 * ch;
  1299. bgcol = palette[cattr >> 4];
  1300. fgcol = palette[cattr & 0x0f];
  1301. if (cw != 9) {
  1302. vga_draw_glyph8(d1, linesize,
  1303. font_ptr, cheight, fgcol, bgcol);
  1304. } else {
  1305. dup9 = 0;
  1306. if (ch >= 0xb0 && ch <= 0xdf &&
  1307. (s->ar[VGA_ATC_MODE] & 0x04)) {
  1308. dup9 = 1;
  1309. }
  1310. vga_draw_glyph9(d1, linesize,
  1311. font_ptr, cheight, fgcol, bgcol, dup9);
  1312. }
  1313. if (src == cursor_ptr &&
  1314. !(s->cr[VGA_CRTC_CURSOR_START] & 0x20) &&
  1315. s->cursor_visible_phase) {
  1316. int line_start, line_last, h;
  1317. /* draw the cursor */
  1318. line_start = s->cr[VGA_CRTC_CURSOR_START] & 0x1f;
  1319. line_last = s->cr[VGA_CRTC_CURSOR_END] & 0x1f;
  1320. /* XXX: check that */
  1321. if (line_last > cheight - 1)
  1322. line_last = cheight - 1;
  1323. if (line_last >= line_start && line_start < cheight) {
  1324. h = line_last - line_start + 1;
  1325. d = d1 + linesize * line_start;
  1326. if (cw != 9) {
  1327. vga_draw_glyph8(d, linesize,
  1328. cursor_glyph, h, fgcol, bgcol);
  1329. } else {
  1330. vga_draw_glyph9(d, linesize,
  1331. cursor_glyph, h, fgcol, bgcol, 1);
  1332. }
  1333. }
  1334. }
  1335. }
  1336. d1 += x_incr;
  1337. src += 4;
  1338. ch_attr_ptr++;
  1339. }
  1340. if (cx_max != -1) {
  1341. dpy_update(s->ds, cx_min * cw, cy * cheight,
  1342. (cx_max - cx_min + 1) * cw, cheight);
  1343. }
  1344. dest += linesize * cheight;
  1345. line1 = line + cheight;
  1346. offset += line_offset;
  1347. if (line < s->line_compare && line1 >= s->line_compare) {
  1348. offset = 0;
  1349. }
  1350. line = line1;
  1351. }
  1352. }
  1353. enum {
  1354. VGA_DRAW_LINE2,
  1355. VGA_DRAW_LINE2D2,
  1356. VGA_DRAW_LINE4,
  1357. VGA_DRAW_LINE4D2,
  1358. VGA_DRAW_LINE8D2,
  1359. VGA_DRAW_LINE8,
  1360. VGA_DRAW_LINE15,
  1361. VGA_DRAW_LINE16,
  1362. VGA_DRAW_LINE24,
  1363. VGA_DRAW_LINE32,
  1364. VGA_DRAW_LINE_NB,
  1365. };
  1366. static vga_draw_line_func * const vga_draw_line_table[NB_DEPTHS * VGA_DRAW_LINE_NB] = {
  1367. vga_draw_line2_8,
  1368. vga_draw_line2_16,
  1369. vga_draw_line2_16,
  1370. vga_draw_line2_32,
  1371. vga_draw_line2_32,
  1372. vga_draw_line2_16,
  1373. vga_draw_line2_16,
  1374. vga_draw_line2d2_8,
  1375. vga_draw_line2d2_16,
  1376. vga_draw_line2d2_16,
  1377. vga_draw_line2d2_32,
  1378. vga_draw_line2d2_32,
  1379. vga_draw_line2d2_16,
  1380. vga_draw_line2d2_16,
  1381. vga_draw_line4_8,
  1382. vga_draw_line4_16,
  1383. vga_draw_line4_16,
  1384. vga_draw_line4_32,
  1385. vga_draw_line4_32,
  1386. vga_draw_line4_16,
  1387. vga_draw_line4_16,
  1388. vga_draw_line4d2_8,
  1389. vga_draw_line4d2_16,
  1390. vga_draw_line4d2_16,
  1391. vga_draw_line4d2_32,
  1392. vga_draw_line4d2_32,
  1393. vga_draw_line4d2_16,
  1394. vga_draw_line4d2_16,
  1395. vga_draw_line8d2_8,
  1396. vga_draw_line8d2_16,
  1397. vga_draw_line8d2_16,
  1398. vga_draw_line8d2_32,
  1399. vga_draw_line8d2_32,
  1400. vga_draw_line8d2_16,
  1401. vga_draw_line8d2_16,
  1402. vga_draw_line8_8,
  1403. vga_draw_line8_16,
  1404. vga_draw_line8_16,
  1405. vga_draw_line8_32,
  1406. vga_draw_line8_32,
  1407. vga_draw_line8_16,
  1408. vga_draw_line8_16,
  1409. vga_draw_line15_8,
  1410. vga_draw_line15_15,
  1411. vga_draw_line15_16,
  1412. vga_draw_line15_32,
  1413. vga_draw_line15_32bgr,
  1414. vga_draw_line15_15bgr,
  1415. vga_draw_line15_16bgr,
  1416. vga_draw_line16_8,
  1417. vga_draw_line16_15,
  1418. vga_draw_line16_16,
  1419. vga_draw_line16_32,
  1420. vga_draw_line16_32bgr,
  1421. vga_draw_line16_15bgr,
  1422. vga_draw_line16_16bgr,
  1423. vga_draw_line24_8,
  1424. vga_draw_line24_15,
  1425. vga_draw_line24_16,
  1426. vga_draw_line24_32,
  1427. vga_draw_line24_32bgr,
  1428. vga_draw_line24_15bgr,
  1429. vga_draw_line24_16bgr,
  1430. vga_draw_line32_8,
  1431. vga_draw_line32_15,
  1432. vga_draw_line32_16,
  1433. vga_draw_line32_32,
  1434. vga_draw_line32_32bgr,
  1435. vga_draw_line32_15bgr,
  1436. vga_draw_line32_16bgr,
  1437. };
  1438. static int vga_get_bpp(VGACommonState *s)
  1439. {
  1440. int ret;
  1441. #ifdef CONFIG_BOCHS_VBE
  1442. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
  1443. ret = s->vbe_regs[VBE_DISPI_INDEX_BPP];
  1444. } else
  1445. #endif
  1446. {
  1447. ret = 0;
  1448. }
  1449. return ret;
  1450. }
  1451. static void vga_get_resolution(VGACommonState *s, int *pwidth, int *pheight)
  1452. {
  1453. int width, height;
  1454. #ifdef CONFIG_BOCHS_VBE
  1455. if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
  1456. width = s->vbe_regs[VBE_DISPI_INDEX_XRES];
  1457. height = s->vbe_regs[VBE_DISPI_INDEX_YRES];
  1458. } else
  1459. #endif
  1460. {
  1461. width = (s->cr[VGA_CRTC_H_DISP] + 1) * 8;
  1462. height = s->cr[VGA_CRTC_V_DISP_END] |
  1463. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1464. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1465. height = (height + 1);
  1466. }
  1467. *pwidth = width;
  1468. *pheight = height;
  1469. }
  1470. void vga_invalidate_scanlines(VGACommonState *s, int y1, int y2)
  1471. {
  1472. int y;
  1473. if (y1 >= VGA_MAX_HEIGHT)
  1474. return;
  1475. if (y2 >= VGA_MAX_HEIGHT)
  1476. y2 = VGA_MAX_HEIGHT;
  1477. for(y = y1; y < y2; y++) {
  1478. s->invalidated_y_table[y >> 5] |= 1 << (y & 0x1f);
  1479. }
  1480. }
  1481. static void vga_sync_dirty_bitmap(VGACommonState *s)
  1482. {
  1483. memory_region_sync_dirty_bitmap(&s->vram);
  1484. }
  1485. void vga_dirty_log_start(VGACommonState *s)
  1486. {
  1487. memory_region_set_log(&s->vram, true, DIRTY_MEMORY_VGA);
  1488. }
  1489. void vga_dirty_log_stop(VGACommonState *s)
  1490. {
  1491. memory_region_set_log(&s->vram, false, DIRTY_MEMORY_VGA);
  1492. }
  1493. /*
  1494. * graphic modes
  1495. */
  1496. static void vga_draw_graphic(VGACommonState *s, int full_update)
  1497. {
  1498. int y1, y, update, linesize, y_start, double_scan, mask, depth;
  1499. int width, height, shift_control, line_offset, bwidth, bits;
  1500. ram_addr_t page0, page1, page_min, page_max;
  1501. int disp_width, multi_scan, multi_run;
  1502. uint8_t *d;
  1503. uint32_t v, addr1, addr;
  1504. vga_draw_line_func *vga_draw_line;
  1505. full_update |= update_basic_params(s);
  1506. if (!full_update)
  1507. vga_sync_dirty_bitmap(s);
  1508. s->get_resolution(s, &width, &height);
  1509. disp_width = width;
  1510. shift_control = (s->gr[VGA_GFX_MODE] >> 5) & 3;
  1511. double_scan = (s->cr[VGA_CRTC_MAX_SCAN] >> 7);
  1512. if (shift_control != 1) {
  1513. multi_scan = (((s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1) << double_scan)
  1514. - 1;
  1515. } else {
  1516. /* in CGA modes, multi_scan is ignored */
  1517. /* XXX: is it correct ? */
  1518. multi_scan = double_scan;
  1519. }
  1520. multi_run = multi_scan;
  1521. if (shift_control != s->shift_control ||
  1522. double_scan != s->double_scan) {
  1523. full_update = 1;
  1524. s->shift_control = shift_control;
  1525. s->double_scan = double_scan;
  1526. }
  1527. if (shift_control == 0) {
  1528. if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
  1529. disp_width <<= 1;
  1530. }
  1531. } else if (shift_control == 1) {
  1532. if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
  1533. disp_width <<= 1;
  1534. }
  1535. }
  1536. depth = s->get_bpp(s);
  1537. if (s->line_offset != s->last_line_offset ||
  1538. disp_width != s->last_width ||
  1539. height != s->last_height ||
  1540. s->last_depth != depth) {
  1541. #if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN)
  1542. if (depth == 16 || depth == 32) {
  1543. #else
  1544. if (depth == 32) {
  1545. #endif
  1546. qemu_free_displaysurface(s->ds);
  1547. s->ds->surface = qemu_create_displaysurface_from(disp_width, height, depth,
  1548. s->line_offset,
  1549. s->vram_ptr + (s->start_addr * 4));
  1550. #if defined(HOST_WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN)
  1551. s->ds->surface->pf = qemu_different_endianness_pixelformat(depth);
  1552. #endif
  1553. dpy_resize(s->ds);
  1554. } else {
  1555. qemu_console_resize(s->ds, disp_width, height);
  1556. }
  1557. s->last_scr_width = disp_width;
  1558. s->last_scr_height = height;
  1559. s->last_width = disp_width;
  1560. s->last_height = height;
  1561. s->last_line_offset = s->line_offset;
  1562. s->last_depth = depth;
  1563. full_update = 1;
  1564. } else if (is_buffer_shared(s->ds->surface) &&
  1565. (full_update || s->ds->surface->data != s->vram_ptr + (s->start_addr * 4))) {
  1566. s->ds->surface->data = s->vram_ptr + (s->start_addr * 4);
  1567. dpy_setdata(s->ds);
  1568. }
  1569. s->rgb_to_pixel =
  1570. rgb_to_pixel_dup_table[get_depth_index(s->ds)];
  1571. if (shift_control == 0) {
  1572. full_update |= update_palette16(s);
  1573. if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
  1574. v = VGA_DRAW_LINE4D2;
  1575. } else {
  1576. v = VGA_DRAW_LINE4;
  1577. }
  1578. bits = 4;
  1579. } else if (shift_control == 1) {
  1580. full_update |= update_palette16(s);
  1581. if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
  1582. v = VGA_DRAW_LINE2D2;
  1583. } else {
  1584. v = VGA_DRAW_LINE2;
  1585. }
  1586. bits = 4;
  1587. } else {
  1588. switch(s->get_bpp(s)) {
  1589. default:
  1590. case 0:
  1591. full_update |= update_palette256(s);
  1592. v = VGA_DRAW_LINE8D2;
  1593. bits = 4;
  1594. break;
  1595. case 8:
  1596. full_update |= update_palette256(s);
  1597. v = VGA_DRAW_LINE8;
  1598. bits = 8;
  1599. break;
  1600. case 15:
  1601. v = VGA_DRAW_LINE15;
  1602. bits = 16;
  1603. break;
  1604. case 16:
  1605. v = VGA_DRAW_LINE16;
  1606. bits = 16;
  1607. break;
  1608. case 24:
  1609. v = VGA_DRAW_LINE24;
  1610. bits = 24;
  1611. break;
  1612. case 32:
  1613. v = VGA_DRAW_LINE32;
  1614. bits = 32;
  1615. break;
  1616. }
  1617. }
  1618. vga_draw_line = vga_draw_line_table[v * NB_DEPTHS + get_depth_index(s->ds)];
  1619. if (!is_buffer_shared(s->ds->surface) && s->cursor_invalidate)
  1620. s->cursor_invalidate(s);
  1621. line_offset = s->line_offset;
  1622. #if 0
  1623. printf("w=%d h=%d v=%d line_offset=%d cr[0x09]=0x%02x cr[0x17]=0x%02x linecmp=%d sr[0x01]=0x%02x\n",
  1624. width, height, v, line_offset, s->cr[9], s->cr[VGA_CRTC_MODE],
  1625. s->line_compare, s->sr[VGA_SEQ_CLOCK_MODE]);
  1626. #endif
  1627. addr1 = (s->start_addr * 4);
  1628. bwidth = (width * bits + 7) / 8;
  1629. y_start = -1;
  1630. page_min = -1;
  1631. page_max = 0;
  1632. d = ds_get_data(s->ds);
  1633. linesize = ds_get_linesize(s->ds);
  1634. y1 = 0;
  1635. for(y = 0; y < height; y++) {
  1636. addr = addr1;
  1637. if (!(s->cr[VGA_CRTC_MODE] & 1)) {
  1638. int shift;
  1639. /* CGA compatibility handling */
  1640. shift = 14 + ((s->cr[VGA_CRTC_MODE] >> 6) & 1);
  1641. addr = (addr & ~(1 << shift)) | ((y1 & 1) << shift);
  1642. }
  1643. if (!(s->cr[VGA_CRTC_MODE] & 2)) {
  1644. addr = (addr & ~0x8000) | ((y1 & 2) << 14);
  1645. }
  1646. update = full_update;
  1647. page0 = addr;
  1648. page1 = addr + bwidth - 1;
  1649. update |= memory_region_get_dirty(&s->vram, page0, page1 - page0,
  1650. DIRTY_MEMORY_VGA);
  1651. /* explicit invalidation for the hardware cursor */
  1652. update |= (s->invalidated_y_table[y >> 5] >> (y & 0x1f)) & 1;
  1653. if (update) {
  1654. if (y_start < 0)
  1655. y_start = y;
  1656. if (page0 < page_min)
  1657. page_min = page0;
  1658. if (page1 > page_max)
  1659. page_max = page1;
  1660. if (!(is_buffer_shared(s->ds->surface))) {
  1661. vga_draw_line(s, d, s->vram_ptr + addr, width);
  1662. if (s->cursor_draw_line)
  1663. s->cursor_draw_line(s, d, y);
  1664. }
  1665. } else {
  1666. if (y_start >= 0) {
  1667. /* flush to display */
  1668. dpy_update(s->ds, 0, y_start,
  1669. disp_width, y - y_start);
  1670. y_start = -1;
  1671. }
  1672. }
  1673. if (!multi_run) {
  1674. mask = (s->cr[VGA_CRTC_MODE] & 3) ^ 3;
  1675. if ((y1 & mask) == mask)
  1676. addr1 += line_offset;
  1677. y1++;
  1678. multi_run = multi_scan;
  1679. } else {
  1680. multi_run--;
  1681. }
  1682. /* line compare acts on the displayed lines */
  1683. if (y == s->line_compare)
  1684. addr1 = 0;
  1685. d += linesize;
  1686. }
  1687. if (y_start >= 0) {
  1688. /* flush to display */
  1689. dpy_update(s->ds, 0, y_start,
  1690. disp_width, y - y_start);
  1691. }
  1692. /* reset modified pages */
  1693. if (page_max >= page_min) {
  1694. memory_region_reset_dirty(&s->vram,
  1695. page_min,
  1696. page_max - page_min,
  1697. DIRTY_MEMORY_VGA);
  1698. }
  1699. memset(s->invalidated_y_table, 0, ((height + 31) >> 5) * 4);
  1700. }
  1701. static void vga_draw_blank(VGACommonState *s, int full_update)
  1702. {
  1703. int i, w, val;
  1704. uint8_t *d;
  1705. if (!full_update)
  1706. return;
  1707. if (s->last_scr_width <= 0 || s->last_scr_height <= 0)
  1708. return;
  1709. s->rgb_to_pixel =
  1710. rgb_to_pixel_dup_table[get_depth_index(s->ds)];
  1711. if (ds_get_bits_per_pixel(s->ds) == 8)
  1712. val = s->rgb_to_pixel(0, 0, 0);
  1713. else
  1714. val = 0;
  1715. w = s->last_scr_width * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
  1716. d = ds_get_data(s->ds);
  1717. for(i = 0; i < s->last_scr_height; i++) {
  1718. memset(d, val, w);
  1719. d += ds_get_linesize(s->ds);
  1720. }
  1721. dpy_update(s->ds, 0, 0,
  1722. s->last_scr_width, s->last_scr_height);
  1723. }
  1724. #define GMODE_TEXT 0
  1725. #define GMODE_GRAPH 1
  1726. #define GMODE_BLANK 2
  1727. static void vga_update_display(void *opaque)
  1728. {
  1729. VGACommonState *s = opaque;
  1730. int full_update, graphic_mode;
  1731. qemu_flush_coalesced_mmio_buffer();
  1732. if (ds_get_bits_per_pixel(s->ds) == 0) {
  1733. /* nothing to do */
  1734. } else {
  1735. full_update = 0;
  1736. if (!(s->ar_index & 0x20)) {
  1737. graphic_mode = GMODE_BLANK;
  1738. } else {
  1739. graphic_mode = s->gr[VGA_GFX_MISC] & VGA_GR06_GRAPHICS_MODE;
  1740. }
  1741. if (graphic_mode != s->graphic_mode) {
  1742. s->graphic_mode = graphic_mode;
  1743. s->cursor_blink_time = qemu_get_clock_ms(vm_clock);
  1744. full_update = 1;
  1745. }
  1746. switch(graphic_mode) {
  1747. case GMODE_TEXT:
  1748. vga_draw_text(s, full_update);
  1749. break;
  1750. case GMODE_GRAPH:
  1751. vga_draw_graphic(s, full_update);
  1752. break;
  1753. case GMODE_BLANK:
  1754. default:
  1755. vga_draw_blank(s, full_update);
  1756. break;
  1757. }
  1758. }
  1759. }
  1760. /* force a full display refresh */
  1761. static void vga_invalidate_display(void *opaque)
  1762. {
  1763. VGACommonState *s = opaque;
  1764. s->last_width = -1;
  1765. s->last_height = -1;
  1766. }
  1767. void vga_common_reset(VGACommonState *s)
  1768. {
  1769. s->sr_index = 0;
  1770. memset(s->sr, '\0', sizeof(s->sr));
  1771. s->gr_index = 0;
  1772. memset(s->gr, '\0', sizeof(s->gr));
  1773. s->ar_index = 0;
  1774. memset(s->ar, '\0', sizeof(s->ar));
  1775. s->ar_flip_flop = 0;
  1776. s->cr_index = 0;
  1777. memset(s->cr, '\0', sizeof(s->cr));
  1778. s->msr = 0;
  1779. s->fcr = 0;
  1780. s->st00 = 0;
  1781. s->st01 = 0;
  1782. s->dac_state = 0;
  1783. s->dac_sub_index = 0;
  1784. s->dac_read_index = 0;
  1785. s->dac_write_index = 0;
  1786. memset(s->dac_cache, '\0', sizeof(s->dac_cache));
  1787. s->dac_8bit = 0;
  1788. memset(s->palette, '\0', sizeof(s->palette));
  1789. s->bank_offset = 0;
  1790. #ifdef CONFIG_BOCHS_VBE
  1791. s->vbe_index = 0;
  1792. memset(s->vbe_regs, '\0', sizeof(s->vbe_regs));
  1793. s->vbe_regs[VBE_DISPI_INDEX_ID] = VBE_DISPI_ID5;
  1794. s->vbe_start_addr = 0;
  1795. s->vbe_line_offset = 0;
  1796. s->vbe_bank_mask = (s->vram_size >> 16) - 1;
  1797. #endif
  1798. memset(s->font_offsets, '\0', sizeof(s->font_offsets));
  1799. s->graphic_mode = -1; /* force full update */
  1800. s->shift_control = 0;
  1801. s->double_scan = 0;
  1802. s->line_offset = 0;
  1803. s->line_compare = 0;
  1804. s->start_addr = 0;
  1805. s->plane_updated = 0;
  1806. s->last_cw = 0;
  1807. s->last_ch = 0;
  1808. s->last_width = 0;
  1809. s->last_height = 0;
  1810. s->last_scr_width = 0;
  1811. s->last_scr_height = 0;
  1812. s->cursor_start = 0;
  1813. s->cursor_end = 0;
  1814. s->cursor_offset = 0;
  1815. memset(s->invalidated_y_table, '\0', sizeof(s->invalidated_y_table));
  1816. memset(s->last_palette, '\0', sizeof(s->last_palette));
  1817. memset(s->last_ch_attr, '\0', sizeof(s->last_ch_attr));
  1818. switch (vga_retrace_method) {
  1819. case VGA_RETRACE_DUMB:
  1820. break;
  1821. case VGA_RETRACE_PRECISE:
  1822. memset(&s->retrace_info, 0, sizeof (s->retrace_info));
  1823. break;
  1824. }
  1825. vga_update_memory_access(s);
  1826. }
  1827. static void vga_reset(void *opaque)
  1828. {
  1829. VGACommonState *s = opaque;
  1830. vga_common_reset(s);
  1831. }
  1832. #define TEXTMODE_X(x) ((x) % width)
  1833. #define TEXTMODE_Y(x) ((x) / width)
  1834. #define VMEM2CHTYPE(v) ((v & 0xff0007ff) | \
  1835. ((v & 0x00000800) << 10) | ((v & 0x00007000) >> 1))
  1836. /* relay text rendering to the display driver
  1837. * instead of doing a full vga_update_display() */
  1838. static void vga_update_text(void *opaque, console_ch_t *chardata)
  1839. {
  1840. VGACommonState *s = opaque;
  1841. int graphic_mode, i, cursor_offset, cursor_visible;
  1842. int cw, cheight, width, height, size, c_min, c_max;
  1843. uint32_t *src;
  1844. console_ch_t *dst, val;
  1845. char msg_buffer[80];
  1846. int full_update = 0;
  1847. qemu_flush_coalesced_mmio_buffer();
  1848. if (!(s->ar_index & 0x20)) {
  1849. graphic_mode = GMODE_BLANK;
  1850. } else {
  1851. graphic_mode = s->gr[VGA_GFX_MISC] & VGA_GR06_GRAPHICS_MODE;
  1852. }
  1853. if (graphic_mode != s->graphic_mode) {
  1854. s->graphic_mode = graphic_mode;
  1855. full_update = 1;
  1856. }
  1857. if (s->last_width == -1) {
  1858. s->last_width = 0;
  1859. full_update = 1;
  1860. }
  1861. switch (graphic_mode) {
  1862. case GMODE_TEXT:
  1863. /* TODO: update palette */
  1864. full_update |= update_basic_params(s);
  1865. /* total width & height */
  1866. cheight = (s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1;
  1867. cw = 8;
  1868. if (!(s->sr[VGA_SEQ_CLOCK_MODE] & VGA_SR01_CHAR_CLK_8DOTS)) {
  1869. cw = 9;
  1870. }
  1871. if (s->sr[VGA_SEQ_CLOCK_MODE] & 0x08) {
  1872. cw = 16; /* NOTE: no 18 pixel wide */
  1873. }
  1874. width = (s->cr[VGA_CRTC_H_DISP] + 1);
  1875. if (s->cr[VGA_CRTC_V_TOTAL] == 100) {
  1876. /* ugly hack for CGA 160x100x16 - explain me the logic */
  1877. height = 100;
  1878. } else {
  1879. height = s->cr[VGA_CRTC_V_DISP_END] |
  1880. ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
  1881. ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
  1882. height = (height + 1) / cheight;
  1883. }
  1884. size = (height * width);
  1885. if (size > CH_ATTR_SIZE) {
  1886. if (!full_update)
  1887. return;
  1888. snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Text mode",
  1889. width, height);
  1890. break;
  1891. }
  1892. if (width != s->last_width || height != s->last_height ||
  1893. cw != s->last_cw || cheight != s->last_ch) {
  1894. s->last_scr_width = width * cw;
  1895. s->last_scr_height = height * cheight;
  1896. s->ds->surface->width = width;
  1897. s->ds->surface->height = height;
  1898. dpy_resize(s->ds);
  1899. s->last_width = width;
  1900. s->last_height = height;
  1901. s->last_ch = cheight;
  1902. s->last_cw = cw;
  1903. full_update = 1;
  1904. }
  1905. /* Update "hardware" cursor */
  1906. cursor_offset = ((s->cr[VGA_CRTC_CURSOR_HI] << 8) |
  1907. s->cr[VGA_CRTC_CURSOR_LO]) - s->start_addr;
  1908. if (cursor_offset != s->cursor_offset ||
  1909. s->cr[VGA_CRTC_CURSOR_START] != s->cursor_start ||
  1910. s->cr[VGA_CRTC_CURSOR_END] != s->cursor_end || full_update) {
  1911. cursor_visible = !(s->cr[VGA_CRTC_CURSOR_START] & 0x20);
  1912. if (cursor_visible && cursor_offset < size && cursor_offset >= 0)
  1913. dpy_cursor(s->ds,
  1914. TEXTMODE_X(cursor_offset),
  1915. TEXTMODE_Y(cursor_offset));
  1916. else
  1917. dpy_cursor(s->ds, -1, -1);
  1918. s->cursor_offset = cursor_offset;
  1919. s->cursor_start = s->cr[VGA_CRTC_CURSOR_START];
  1920. s->cursor_end = s->cr[VGA_CRTC_CURSOR_END];
  1921. }
  1922. src = (uint32_t *) s->vram_ptr + s->start_addr;
  1923. dst = chardata;
  1924. if (full_update) {
  1925. for (i = 0; i < size; src ++, dst ++, i ++)
  1926. console_write_ch(dst, VMEM2CHTYPE(le32_to_cpu(*src)));
  1927. dpy_update(s->ds, 0, 0, width, height);
  1928. } else {
  1929. c_max = 0;
  1930. for (i = 0; i < size; src ++, dst ++, i ++) {
  1931. console_write_ch(&val, VMEM2CHTYPE(le32_to_cpu(*src)));
  1932. if (*dst != val) {
  1933. *dst = val;
  1934. c_max = i;
  1935. break;
  1936. }
  1937. }
  1938. c_min = i;
  1939. for (; i < size; src ++, dst ++, i ++) {
  1940. console_write_ch(&val, VMEM2CHTYPE(le32_to_cpu(*src)));
  1941. if (*dst != val) {
  1942. *dst = val;
  1943. c_max = i;
  1944. }
  1945. }
  1946. if (c_min <= c_max) {
  1947. i = TEXTMODE_Y(c_min);
  1948. dpy_update(s->ds, 0, i, width, TEXTMODE_Y(c_max) - i + 1);
  1949. }
  1950. }
  1951. return;
  1952. case GMODE_GRAPH:
  1953. if (!full_update)
  1954. return;
  1955. s->get_resolution(s, &width, &height);
  1956. snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Graphic mode",
  1957. width, height);
  1958. break;
  1959. case GMODE_BLANK:
  1960. default:
  1961. if (!full_update)
  1962. return;
  1963. snprintf(msg_buffer, sizeof(msg_buffer), "VGA Blank mode");
  1964. break;
  1965. }
  1966. /* Display a message */
  1967. s->last_width = 60;
  1968. s->last_height = height = 3;
  1969. dpy_cursor(s->ds, -1, -1);
  1970. s->ds->surface->width = s->last_width;
  1971. s->ds->surface->height = height;
  1972. dpy_resize(s->ds);
  1973. for (dst = chardata, i = 0; i < s->last_width * height; i ++)
  1974. console_write_ch(dst ++, ' ');
  1975. size = strlen(msg_buffer);
  1976. width = (s->last_width - size) / 2;
  1977. dst = chardata + s->last_width + width;
  1978. for (i = 0; i < size; i ++)
  1979. console_write_ch(dst ++, 0x00200100 | msg_buffer[i]);
  1980. dpy_update(s->ds, 0, 0, s->last_width, height);
  1981. }
  1982. static uint64_t vga_mem_read(void *opaque, target_phys_addr_t addr,
  1983. unsigned size)
  1984. {
  1985. VGACommonState *s = opaque;
  1986. return vga_mem_readb(s, addr);
  1987. }
  1988. static void vga_mem_write(void *opaque, target_phys_addr_t addr,
  1989. uint64_t data, unsigned size)
  1990. {
  1991. VGACommonState *s = opaque;
  1992. return vga_mem_writeb(s, addr, data);
  1993. }
  1994. const MemoryRegionOps vga_mem_ops = {
  1995. .read = vga_mem_read,
  1996. .write = vga_mem_write,
  1997. .endianness = DEVICE_LITTLE_ENDIAN,
  1998. .impl = {
  1999. .min_access_size = 1,
  2000. .max_access_size = 1,
  2001. },
  2002. };
  2003. static int vga_common_post_load(void *opaque, int version_id)
  2004. {
  2005. VGACommonState *s = opaque;
  2006. /* force refresh */
  2007. s->graphic_mode = -1;
  2008. return 0;
  2009. }
  2010. const VMStateDescription vmstate_vga_common = {
  2011. .name = "vga",
  2012. .version_id = 2,
  2013. .minimum_version_id = 2,
  2014. .minimum_version_id_old = 2,
  2015. .post_load = vga_common_post_load,
  2016. .fields = (VMStateField []) {
  2017. VMSTATE_UINT32(latch, VGACommonState),
  2018. VMSTATE_UINT8(sr_index, VGACommonState),
  2019. VMSTATE_PARTIAL_BUFFER(sr, VGACommonState, 8),
  2020. VMSTATE_UINT8(gr_index, VGACommonState),
  2021. VMSTATE_PARTIAL_BUFFER(gr, VGACommonState, 16),
  2022. VMSTATE_UINT8(ar_index, VGACommonState),
  2023. VMSTATE_BUFFER(ar, VGACommonState),
  2024. VMSTATE_INT32(ar_flip_flop, VGACommonState),
  2025. VMSTATE_UINT8(cr_index, VGACommonState),
  2026. VMSTATE_BUFFER(cr, VGACommonState),
  2027. VMSTATE_UINT8(msr, VGACommonState),
  2028. VMSTATE_UINT8(fcr, VGACommonState),
  2029. VMSTATE_UINT8(st00, VGACommonState),
  2030. VMSTATE_UINT8(st01, VGACommonState),
  2031. VMSTATE_UINT8(dac_state, VGACommonState),
  2032. VMSTATE_UINT8(dac_sub_index, VGACommonState),
  2033. VMSTATE_UINT8(dac_read_index, VGACommonState),
  2034. VMSTATE_UINT8(dac_write_index, VGACommonState),
  2035. VMSTATE_BUFFER(dac_cache, VGACommonState),
  2036. VMSTATE_BUFFER(palette, VGACommonState),
  2037. VMSTATE_INT32(bank_offset, VGACommonState),
  2038. VMSTATE_UINT8_EQUAL(is_vbe_vmstate, VGACommonState),
  2039. #ifdef CONFIG_BOCHS_VBE
  2040. VMSTATE_UINT16(vbe_index, VGACommonState),
  2041. VMSTATE_UINT16_ARRAY(vbe_regs, VGACommonState, VBE_DISPI_INDEX_NB),
  2042. VMSTATE_UINT32(vbe_start_addr, VGACommonState),
  2043. VMSTATE_UINT32(vbe_line_offset, VGACommonState),
  2044. VMSTATE_UINT32(vbe_bank_mask, VGACommonState),
  2045. #endif
  2046. VMSTATE_END_OF_LIST()
  2047. }
  2048. };
  2049. void vga_common_init(VGACommonState *s)
  2050. {
  2051. int i, j, v, b;
  2052. for(i = 0;i < 256; i++) {
  2053. v = 0;
  2054. for(j = 0; j < 8; j++) {
  2055. v |= ((i >> j) & 1) << (j * 4);
  2056. }
  2057. expand4[i] = v;
  2058. v = 0;
  2059. for(j = 0; j < 4; j++) {
  2060. v |= ((i >> (2 * j)) & 3) << (j * 4);
  2061. }
  2062. expand2[i] = v;
  2063. }
  2064. for(i = 0; i < 16; i++) {
  2065. v = 0;
  2066. for(j = 0; j < 4; j++) {
  2067. b = ((i >> j) & 1);
  2068. v |= b << (2 * j);
  2069. v |= b << (2 * j + 1);
  2070. }
  2071. expand4to8[i] = v;
  2072. }
  2073. /* valid range: 1 MB -> 256 MB */
  2074. s->vram_size = 1024 * 1024;
  2075. while (s->vram_size < (s->vram_size_mb << 20) &&
  2076. s->vram_size < (256 << 20)) {
  2077. s->vram_size <<= 1;
  2078. }
  2079. s->vram_size_mb = s->vram_size >> 20;
  2080. #ifdef CONFIG_BOCHS_VBE
  2081. s->is_vbe_vmstate = 1;
  2082. #else
  2083. s->is_vbe_vmstate = 0;
  2084. #endif
  2085. memory_region_init_ram(&s->vram, "vga.vram", s->vram_size);
  2086. vmstate_register_ram_global(&s->vram);
  2087. xen_register_framebuffer(&s->vram);
  2088. s->vram_ptr = memory_region_get_ram_ptr(&s->vram);
  2089. s->get_bpp = vga_get_bpp;
  2090. s->get_offsets = vga_get_offsets;
  2091. s->get_resolution = vga_get_resolution;
  2092. s->update = vga_update_display;
  2093. s->invalidate = vga_invalidate_display;
  2094. s->screen_dump = vga_screen_dump;
  2095. s->text_update = vga_update_text;
  2096. switch (vga_retrace_method) {
  2097. case VGA_RETRACE_DUMB:
  2098. s->retrace = vga_dumb_retrace;
  2099. s->update_retrace_info = vga_dumb_update_retrace_info;
  2100. break;
  2101. case VGA_RETRACE_PRECISE:
  2102. s->retrace = vga_precise_retrace;
  2103. s->update_retrace_info = vga_precise_update_retrace_info;
  2104. break;
  2105. }
  2106. vga_dirty_log_start(s);
  2107. }
  2108. static const MemoryRegionPortio vga_portio_list[] = {
  2109. { 0x04, 2, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3b4 */
  2110. { 0x0a, 1, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3ba */
  2111. { 0x10, 16, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3c0 */
  2112. { 0x24, 2, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3d4 */
  2113. { 0x2a, 1, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3da */
  2114. PORTIO_END_OF_LIST(),
  2115. };
  2116. #ifdef CONFIG_BOCHS_VBE
  2117. static const MemoryRegionPortio vbe_portio_list[] = {
  2118. { 0, 1, 2, .read = vbe_ioport_read_index, .write = vbe_ioport_write_index },
  2119. # ifdef TARGET_I386
  2120. { 1, 1, 2, .read = vbe_ioport_read_data, .write = vbe_ioport_write_data },
  2121. # else
  2122. { 2, 1, 2, .read = vbe_ioport_read_data, .write = vbe_ioport_write_data },
  2123. # endif
  2124. PORTIO_END_OF_LIST(),
  2125. };
  2126. #endif /* CONFIG_BOCHS_VBE */
  2127. /* Used by both ISA and PCI */
  2128. MemoryRegion *vga_init_io(VGACommonState *s,
  2129. const MemoryRegionPortio **vga_ports,
  2130. const MemoryRegionPortio **vbe_ports)
  2131. {
  2132. MemoryRegion *vga_mem;
  2133. *vga_ports = vga_portio_list;
  2134. *vbe_ports = NULL;
  2135. #ifdef CONFIG_BOCHS_VBE
  2136. *vbe_ports = vbe_portio_list;
  2137. #endif
  2138. vga_mem = g_malloc(sizeof(*vga_mem));
  2139. memory_region_init_io(vga_mem, &vga_mem_ops, s,
  2140. "vga-lowmem", 0x20000);
  2141. return vga_mem;
  2142. }
  2143. void vga_init(VGACommonState *s, MemoryRegion *address_space,
  2144. MemoryRegion *address_space_io, bool init_vga_ports)
  2145. {
  2146. MemoryRegion *vga_io_memory;
  2147. const MemoryRegionPortio *vga_ports, *vbe_ports;
  2148. PortioList *vga_port_list = g_new(PortioList, 1);
  2149. PortioList *vbe_port_list = g_new(PortioList, 1);
  2150. qemu_register_reset(vga_reset, s);
  2151. s->bank_offset = 0;
  2152. s->legacy_address_space = address_space;
  2153. vga_io_memory = vga_init_io(s, &vga_ports, &vbe_ports);
  2154. memory_region_add_subregion_overlap(address_space,
  2155. isa_mem_base + 0x000a0000,
  2156. vga_io_memory,
  2157. 1);
  2158. memory_region_set_coalescing(vga_io_memory);
  2159. if (init_vga_ports) {
  2160. portio_list_init(vga_port_list, vga_ports, s, "vga");
  2161. portio_list_add(vga_port_list, address_space_io, 0x3b0);
  2162. }
  2163. if (vbe_ports) {
  2164. portio_list_init(vbe_port_list, vbe_ports, s, "vbe");
  2165. portio_list_add(vbe_port_list, address_space_io, 0x1ce);
  2166. }
  2167. }
  2168. void vga_init_vbe(VGACommonState *s, MemoryRegion *system_memory)
  2169. {
  2170. #ifdef CONFIG_BOCHS_VBE
  2171. /* With pc-0.12 and below we map both the PCI BAR and the fixed VBE region,
  2172. * so use an alias to avoid double-mapping the same region.
  2173. */
  2174. memory_region_init_alias(&s->vram_vbe, "vram.vbe",
  2175. &s->vram, 0, memory_region_size(&s->vram));
  2176. /* XXX: use optimized standard vga accesses */
  2177. memory_region_add_subregion(system_memory,
  2178. VBE_DISPI_LFB_PHYSICAL_ADDRESS,
  2179. &s->vram_vbe);
  2180. s->vbe_mapped = 1;
  2181. #endif
  2182. }
  2183. /********************************************************/
  2184. /* vga screen dump */
  2185. int ppm_save(const char *filename, struct DisplaySurface *ds)
  2186. {
  2187. FILE *f;
  2188. uint8_t *d, *d1;
  2189. uint32_t v;
  2190. int y, x;
  2191. uint8_t r, g, b;
  2192. int ret;
  2193. char *linebuf, *pbuf;
  2194. trace_ppm_save(filename, ds);
  2195. f = fopen(filename, "wb");
  2196. if (!f)
  2197. return -1;
  2198. fprintf(f, "P6\n%d %d\n%d\n",
  2199. ds->width, ds->height, 255);
  2200. linebuf = g_malloc(ds->width * 3);
  2201. d1 = ds->data;
  2202. for(y = 0; y < ds->height; y++) {
  2203. d = d1;
  2204. pbuf = linebuf;
  2205. for(x = 0; x < ds->width; x++) {
  2206. if (ds->pf.bits_per_pixel == 32)
  2207. v = *(uint32_t *)d;
  2208. else
  2209. v = (uint32_t) (*(uint16_t *)d);
  2210. /* Limited to 8 or fewer bits per channel: */
  2211. r = ((v >> ds->pf.rshift) & ds->pf.rmax) << (8 - ds->pf.rbits);
  2212. g = ((v >> ds->pf.gshift) & ds->pf.gmax) << (8 - ds->pf.gbits);
  2213. b = ((v >> ds->pf.bshift) & ds->pf.bmax) << (8 - ds->pf.bbits);
  2214. *pbuf++ = r;
  2215. *pbuf++ = g;
  2216. *pbuf++ = b;
  2217. d += ds->pf.bytes_per_pixel;
  2218. }
  2219. d1 += ds->linesize;
  2220. ret = fwrite(linebuf, 1, pbuf - linebuf, f);
  2221. (void)ret;
  2222. }
  2223. g_free(linebuf);
  2224. fclose(f);
  2225. return 0;
  2226. }
  2227. /* save the vga display in a PPM image even if no display is
  2228. available */
  2229. static void vga_screen_dump(void *opaque, const char *filename, bool cswitch)
  2230. {
  2231. VGACommonState *s = opaque;
  2232. if (cswitch) {
  2233. vga_invalidate_display(s);
  2234. }
  2235. vga_hw_update();
  2236. ppm_save(filename, s->ds->surface);
  2237. }