tcx.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672
  1. /*
  2. * QEMU TCX Frame buffer
  3. *
  4. * Copyright (c) 2003-2005 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "console.h"
  25. #include "pixel_ops.h"
  26. #include "sysbus.h"
  27. #include "qdev-addr.h"
  28. #define MAXX 1024
  29. #define MAXY 768
  30. #define TCX_DAC_NREGS 16
  31. #define TCX_THC_NREGS_8 0x081c
  32. #define TCX_THC_NREGS_24 0x1000
  33. #define TCX_TEC_NREGS 0x1000
  34. typedef struct TCXState {
  35. SysBusDevice busdev;
  36. target_phys_addr_t addr;
  37. DisplayState *ds;
  38. uint8_t *vram;
  39. uint32_t *vram24, *cplane;
  40. MemoryRegion vram_mem;
  41. MemoryRegion vram_8bit;
  42. MemoryRegion vram_24bit;
  43. MemoryRegion vram_cplane;
  44. MemoryRegion dac;
  45. MemoryRegion tec;
  46. MemoryRegion thc24;
  47. MemoryRegion thc8;
  48. ram_addr_t vram24_offset, cplane_offset;
  49. uint32_t vram_size;
  50. uint32_t palette[256];
  51. uint8_t r[256], g[256], b[256];
  52. uint16_t width, height, depth;
  53. uint8_t dac_index, dac_state;
  54. } TCXState;
  55. static void tcx_screen_dump(void *opaque, const char *filename, bool cswitch);
  56. static void tcx24_screen_dump(void *opaque, const char *filename, bool cswitch);
  57. static void tcx_set_dirty(TCXState *s)
  58. {
  59. memory_region_set_dirty(&s->vram_mem, 0, MAXX * MAXY);
  60. }
  61. static void tcx24_set_dirty(TCXState *s)
  62. {
  63. memory_region_set_dirty(&s->vram_mem, s->vram24_offset, MAXX * MAXY * 4);
  64. memory_region_set_dirty(&s->vram_mem, s->cplane_offset, MAXX * MAXY * 4);
  65. }
  66. static void update_palette_entries(TCXState *s, int start, int end)
  67. {
  68. int i;
  69. for(i = start; i < end; i++) {
  70. switch(ds_get_bits_per_pixel(s->ds)) {
  71. default:
  72. case 8:
  73. s->palette[i] = rgb_to_pixel8(s->r[i], s->g[i], s->b[i]);
  74. break;
  75. case 15:
  76. s->palette[i] = rgb_to_pixel15(s->r[i], s->g[i], s->b[i]);
  77. break;
  78. case 16:
  79. s->palette[i] = rgb_to_pixel16(s->r[i], s->g[i], s->b[i]);
  80. break;
  81. case 32:
  82. if (is_surface_bgr(s->ds->surface))
  83. s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]);
  84. else
  85. s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]);
  86. break;
  87. }
  88. }
  89. if (s->depth == 24) {
  90. tcx24_set_dirty(s);
  91. } else {
  92. tcx_set_dirty(s);
  93. }
  94. }
  95. static void tcx_draw_line32(TCXState *s1, uint8_t *d,
  96. const uint8_t *s, int width)
  97. {
  98. int x;
  99. uint8_t val;
  100. uint32_t *p = (uint32_t *)d;
  101. for(x = 0; x < width; x++) {
  102. val = *s++;
  103. *p++ = s1->palette[val];
  104. }
  105. }
  106. static void tcx_draw_line16(TCXState *s1, uint8_t *d,
  107. const uint8_t *s, int width)
  108. {
  109. int x;
  110. uint8_t val;
  111. uint16_t *p = (uint16_t *)d;
  112. for(x = 0; x < width; x++) {
  113. val = *s++;
  114. *p++ = s1->palette[val];
  115. }
  116. }
  117. static void tcx_draw_line8(TCXState *s1, uint8_t *d,
  118. const uint8_t *s, int width)
  119. {
  120. int x;
  121. uint8_t val;
  122. for(x = 0; x < width; x++) {
  123. val = *s++;
  124. *d++ = s1->palette[val];
  125. }
  126. }
  127. /*
  128. XXX Could be much more optimal:
  129. * detect if line/page/whole screen is in 24 bit mode
  130. * if destination is also BGR, use memcpy
  131. */
  132. static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d,
  133. const uint8_t *s, int width,
  134. const uint32_t *cplane,
  135. const uint32_t *s24)
  136. {
  137. int x, bgr, r, g, b;
  138. uint8_t val, *p8;
  139. uint32_t *p = (uint32_t *)d;
  140. uint32_t dval;
  141. bgr = is_surface_bgr(s1->ds->surface);
  142. for(x = 0; x < width; x++, s++, s24++) {
  143. if ((be32_to_cpu(*cplane++) & 0xff000000) == 0x03000000) {
  144. // 24-bit direct, BGR order
  145. p8 = (uint8_t *)s24;
  146. p8++;
  147. b = *p8++;
  148. g = *p8++;
  149. r = *p8;
  150. if (bgr)
  151. dval = rgb_to_pixel32bgr(r, g, b);
  152. else
  153. dval = rgb_to_pixel32(r, g, b);
  154. } else {
  155. val = *s;
  156. dval = s1->palette[val];
  157. }
  158. *p++ = dval;
  159. }
  160. }
  161. static inline int check_dirty(TCXState *s, ram_addr_t page, ram_addr_t page24,
  162. ram_addr_t cpage)
  163. {
  164. int ret;
  165. ret = memory_region_get_dirty(&s->vram_mem, page, TARGET_PAGE_SIZE,
  166. DIRTY_MEMORY_VGA);
  167. ret |= memory_region_get_dirty(&s->vram_mem, page24, TARGET_PAGE_SIZE * 4,
  168. DIRTY_MEMORY_VGA);
  169. ret |= memory_region_get_dirty(&s->vram_mem, cpage, TARGET_PAGE_SIZE * 4,
  170. DIRTY_MEMORY_VGA);
  171. return ret;
  172. }
  173. static inline void reset_dirty(TCXState *ts, ram_addr_t page_min,
  174. ram_addr_t page_max, ram_addr_t page24,
  175. ram_addr_t cpage)
  176. {
  177. memory_region_reset_dirty(&ts->vram_mem,
  178. page_min, page_max + TARGET_PAGE_SIZE,
  179. DIRTY_MEMORY_VGA);
  180. memory_region_reset_dirty(&ts->vram_mem,
  181. page24 + page_min * 4,
  182. page24 + page_max * 4 + TARGET_PAGE_SIZE,
  183. DIRTY_MEMORY_VGA);
  184. memory_region_reset_dirty(&ts->vram_mem,
  185. cpage + page_min * 4,
  186. cpage + page_max * 4 + TARGET_PAGE_SIZE,
  187. DIRTY_MEMORY_VGA);
  188. }
  189. /* Fixed line length 1024 allows us to do nice tricks not possible on
  190. VGA... */
  191. static void tcx_update_display(void *opaque)
  192. {
  193. TCXState *ts = opaque;
  194. ram_addr_t page, page_min, page_max;
  195. int y, y_start, dd, ds;
  196. uint8_t *d, *s;
  197. void (*f)(TCXState *s1, uint8_t *dst, const uint8_t *src, int width);
  198. if (ds_get_bits_per_pixel(ts->ds) == 0)
  199. return;
  200. page = 0;
  201. y_start = -1;
  202. page_min = -1;
  203. page_max = 0;
  204. d = ds_get_data(ts->ds);
  205. s = ts->vram;
  206. dd = ds_get_linesize(ts->ds);
  207. ds = 1024;
  208. switch (ds_get_bits_per_pixel(ts->ds)) {
  209. case 32:
  210. f = tcx_draw_line32;
  211. break;
  212. case 15:
  213. case 16:
  214. f = tcx_draw_line16;
  215. break;
  216. default:
  217. case 8:
  218. f = tcx_draw_line8;
  219. break;
  220. case 0:
  221. return;
  222. }
  223. for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE) {
  224. if (memory_region_get_dirty(&ts->vram_mem, page, TARGET_PAGE_SIZE,
  225. DIRTY_MEMORY_VGA)) {
  226. if (y_start < 0)
  227. y_start = y;
  228. if (page < page_min)
  229. page_min = page;
  230. if (page > page_max)
  231. page_max = page;
  232. f(ts, d, s, ts->width);
  233. d += dd;
  234. s += ds;
  235. f(ts, d, s, ts->width);
  236. d += dd;
  237. s += ds;
  238. f(ts, d, s, ts->width);
  239. d += dd;
  240. s += ds;
  241. f(ts, d, s, ts->width);
  242. d += dd;
  243. s += ds;
  244. } else {
  245. if (y_start >= 0) {
  246. /* flush to display */
  247. dpy_update(ts->ds, 0, y_start,
  248. ts->width, y - y_start);
  249. y_start = -1;
  250. }
  251. d += dd * 4;
  252. s += ds * 4;
  253. }
  254. }
  255. if (y_start >= 0) {
  256. /* flush to display */
  257. dpy_update(ts->ds, 0, y_start,
  258. ts->width, y - y_start);
  259. }
  260. /* reset modified pages */
  261. if (page_max >= page_min) {
  262. memory_region_reset_dirty(&ts->vram_mem,
  263. page_min, page_max + TARGET_PAGE_SIZE,
  264. DIRTY_MEMORY_VGA);
  265. }
  266. }
  267. static void tcx24_update_display(void *opaque)
  268. {
  269. TCXState *ts = opaque;
  270. ram_addr_t page, page_min, page_max, cpage, page24;
  271. int y, y_start, dd, ds;
  272. uint8_t *d, *s;
  273. uint32_t *cptr, *s24;
  274. if (ds_get_bits_per_pixel(ts->ds) != 32)
  275. return;
  276. page = 0;
  277. page24 = ts->vram24_offset;
  278. cpage = ts->cplane_offset;
  279. y_start = -1;
  280. page_min = -1;
  281. page_max = 0;
  282. d = ds_get_data(ts->ds);
  283. s = ts->vram;
  284. s24 = ts->vram24;
  285. cptr = ts->cplane;
  286. dd = ds_get_linesize(ts->ds);
  287. ds = 1024;
  288. for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE,
  289. page24 += TARGET_PAGE_SIZE, cpage += TARGET_PAGE_SIZE) {
  290. if (check_dirty(ts, page, page24, cpage)) {
  291. if (y_start < 0)
  292. y_start = y;
  293. if (page < page_min)
  294. page_min = page;
  295. if (page > page_max)
  296. page_max = page;
  297. tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
  298. d += dd;
  299. s += ds;
  300. cptr += ds;
  301. s24 += ds;
  302. tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
  303. d += dd;
  304. s += ds;
  305. cptr += ds;
  306. s24 += ds;
  307. tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
  308. d += dd;
  309. s += ds;
  310. cptr += ds;
  311. s24 += ds;
  312. tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
  313. d += dd;
  314. s += ds;
  315. cptr += ds;
  316. s24 += ds;
  317. } else {
  318. if (y_start >= 0) {
  319. /* flush to display */
  320. dpy_update(ts->ds, 0, y_start,
  321. ts->width, y - y_start);
  322. y_start = -1;
  323. }
  324. d += dd * 4;
  325. s += ds * 4;
  326. cptr += ds * 4;
  327. s24 += ds * 4;
  328. }
  329. }
  330. if (y_start >= 0) {
  331. /* flush to display */
  332. dpy_update(ts->ds, 0, y_start,
  333. ts->width, y - y_start);
  334. }
  335. /* reset modified pages */
  336. if (page_max >= page_min) {
  337. reset_dirty(ts, page_min, page_max, page24, cpage);
  338. }
  339. }
  340. static void tcx_invalidate_display(void *opaque)
  341. {
  342. TCXState *s = opaque;
  343. tcx_set_dirty(s);
  344. qemu_console_resize(s->ds, s->width, s->height);
  345. }
  346. static void tcx24_invalidate_display(void *opaque)
  347. {
  348. TCXState *s = opaque;
  349. tcx_set_dirty(s);
  350. tcx24_set_dirty(s);
  351. qemu_console_resize(s->ds, s->width, s->height);
  352. }
  353. static int vmstate_tcx_post_load(void *opaque, int version_id)
  354. {
  355. TCXState *s = opaque;
  356. update_palette_entries(s, 0, 256);
  357. if (s->depth == 24) {
  358. tcx24_set_dirty(s);
  359. } else {
  360. tcx_set_dirty(s);
  361. }
  362. return 0;
  363. }
  364. static const VMStateDescription vmstate_tcx = {
  365. .name ="tcx",
  366. .version_id = 4,
  367. .minimum_version_id = 4,
  368. .minimum_version_id_old = 4,
  369. .post_load = vmstate_tcx_post_load,
  370. .fields = (VMStateField []) {
  371. VMSTATE_UINT16(height, TCXState),
  372. VMSTATE_UINT16(width, TCXState),
  373. VMSTATE_UINT16(depth, TCXState),
  374. VMSTATE_BUFFER(r, TCXState),
  375. VMSTATE_BUFFER(g, TCXState),
  376. VMSTATE_BUFFER(b, TCXState),
  377. VMSTATE_UINT8(dac_index, TCXState),
  378. VMSTATE_UINT8(dac_state, TCXState),
  379. VMSTATE_END_OF_LIST()
  380. }
  381. };
  382. static void tcx_reset(DeviceState *d)
  383. {
  384. TCXState *s = container_of(d, TCXState, busdev.qdev);
  385. /* Initialize palette */
  386. memset(s->r, 0, 256);
  387. memset(s->g, 0, 256);
  388. memset(s->b, 0, 256);
  389. s->r[255] = s->g[255] = s->b[255] = 255;
  390. update_palette_entries(s, 0, 256);
  391. memset(s->vram, 0, MAXX*MAXY);
  392. memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4),
  393. DIRTY_MEMORY_VGA);
  394. s->dac_index = 0;
  395. s->dac_state = 0;
  396. }
  397. static uint64_t tcx_dac_readl(void *opaque, target_phys_addr_t addr,
  398. unsigned size)
  399. {
  400. return 0;
  401. }
  402. static void tcx_dac_writel(void *opaque, target_phys_addr_t addr, uint64_t val,
  403. unsigned size)
  404. {
  405. TCXState *s = opaque;
  406. switch (addr) {
  407. case 0:
  408. s->dac_index = val >> 24;
  409. s->dac_state = 0;
  410. break;
  411. case 4:
  412. switch (s->dac_state) {
  413. case 0:
  414. s->r[s->dac_index] = val >> 24;
  415. update_palette_entries(s, s->dac_index, s->dac_index + 1);
  416. s->dac_state++;
  417. break;
  418. case 1:
  419. s->g[s->dac_index] = val >> 24;
  420. update_palette_entries(s, s->dac_index, s->dac_index + 1);
  421. s->dac_state++;
  422. break;
  423. case 2:
  424. s->b[s->dac_index] = val >> 24;
  425. update_palette_entries(s, s->dac_index, s->dac_index + 1);
  426. s->dac_index = (s->dac_index + 1) & 255; // Index autoincrement
  427. default:
  428. s->dac_state = 0;
  429. break;
  430. }
  431. break;
  432. default:
  433. break;
  434. }
  435. return;
  436. }
  437. static const MemoryRegionOps tcx_dac_ops = {
  438. .read = tcx_dac_readl,
  439. .write = tcx_dac_writel,
  440. .endianness = DEVICE_NATIVE_ENDIAN,
  441. .valid = {
  442. .min_access_size = 4,
  443. .max_access_size = 4,
  444. },
  445. };
  446. static uint64_t dummy_readl(void *opaque, target_phys_addr_t addr,
  447. unsigned size)
  448. {
  449. return 0;
  450. }
  451. static void dummy_writel(void *opaque, target_phys_addr_t addr,
  452. uint64_t val, unsigned size)
  453. {
  454. }
  455. static const MemoryRegionOps dummy_ops = {
  456. .read = dummy_readl,
  457. .write = dummy_writel,
  458. .endianness = DEVICE_NATIVE_ENDIAN,
  459. .valid = {
  460. .min_access_size = 4,
  461. .max_access_size = 4,
  462. },
  463. };
  464. static int tcx_init1(SysBusDevice *dev)
  465. {
  466. TCXState *s = FROM_SYSBUS(TCXState, dev);
  467. ram_addr_t vram_offset = 0;
  468. int size;
  469. uint8_t *vram_base;
  470. memory_region_init_ram(&s->vram_mem, "tcx.vram",
  471. s->vram_size * (1 + 4 + 4));
  472. vmstate_register_ram_global(&s->vram_mem);
  473. vram_base = memory_region_get_ram_ptr(&s->vram_mem);
  474. /* 8-bit plane */
  475. s->vram = vram_base;
  476. size = s->vram_size;
  477. memory_region_init_alias(&s->vram_8bit, "tcx.vram.8bit",
  478. &s->vram_mem, vram_offset, size);
  479. sysbus_init_mmio(dev, &s->vram_8bit);
  480. vram_offset += size;
  481. vram_base += size;
  482. /* DAC */
  483. memory_region_init_io(&s->dac, &tcx_dac_ops, s, "tcx.dac", TCX_DAC_NREGS);
  484. sysbus_init_mmio(dev, &s->dac);
  485. /* TEC (dummy) */
  486. memory_region_init_io(&s->tec, &dummy_ops, s, "tcx.tec", TCX_TEC_NREGS);
  487. sysbus_init_mmio(dev, &s->tec);
  488. /* THC: NetBSD writes here even with 8-bit display: dummy */
  489. memory_region_init_io(&s->thc24, &dummy_ops, s, "tcx.thc24",
  490. TCX_THC_NREGS_24);
  491. sysbus_init_mmio(dev, &s->thc24);
  492. if (s->depth == 24) {
  493. /* 24-bit plane */
  494. size = s->vram_size * 4;
  495. s->vram24 = (uint32_t *)vram_base;
  496. s->vram24_offset = vram_offset;
  497. memory_region_init_alias(&s->vram_24bit, "tcx.vram.24bit",
  498. &s->vram_mem, vram_offset, size);
  499. sysbus_init_mmio(dev, &s->vram_24bit);
  500. vram_offset += size;
  501. vram_base += size;
  502. /* Control plane */
  503. size = s->vram_size * 4;
  504. s->cplane = (uint32_t *)vram_base;
  505. s->cplane_offset = vram_offset;
  506. memory_region_init_alias(&s->vram_cplane, "tcx.vram.cplane",
  507. &s->vram_mem, vram_offset, size);
  508. sysbus_init_mmio(dev, &s->vram_cplane);
  509. s->ds = graphic_console_init(tcx24_update_display,
  510. tcx24_invalidate_display,
  511. tcx24_screen_dump, NULL, s);
  512. } else {
  513. /* THC 8 bit (dummy) */
  514. memory_region_init_io(&s->thc8, &dummy_ops, s, "tcx.thc8",
  515. TCX_THC_NREGS_8);
  516. sysbus_init_mmio(dev, &s->thc8);
  517. s->ds = graphic_console_init(tcx_update_display,
  518. tcx_invalidate_display,
  519. tcx_screen_dump, NULL, s);
  520. }
  521. qemu_console_resize(s->ds, s->width, s->height);
  522. return 0;
  523. }
  524. static void tcx_screen_dump(void *opaque, const char *filename, bool cswitch)
  525. {
  526. TCXState *s = opaque;
  527. FILE *f;
  528. uint8_t *d, *d1, v;
  529. int y, x;
  530. f = fopen(filename, "wb");
  531. if (!f)
  532. return;
  533. fprintf(f, "P6\n%d %d\n%d\n", s->width, s->height, 255);
  534. d1 = s->vram;
  535. for(y = 0; y < s->height; y++) {
  536. d = d1;
  537. for(x = 0; x < s->width; x++) {
  538. v = *d;
  539. fputc(s->r[v], f);
  540. fputc(s->g[v], f);
  541. fputc(s->b[v], f);
  542. d++;
  543. }
  544. d1 += MAXX;
  545. }
  546. fclose(f);
  547. return;
  548. }
  549. static void tcx24_screen_dump(void *opaque, const char *filename, bool cswitch)
  550. {
  551. TCXState *s = opaque;
  552. FILE *f;
  553. uint8_t *d, *d1, v;
  554. uint32_t *s24, *cptr, dval;
  555. int y, x;
  556. f = fopen(filename, "wb");
  557. if (!f)
  558. return;
  559. fprintf(f, "P6\n%d %d\n%d\n", s->width, s->height, 255);
  560. d1 = s->vram;
  561. s24 = s->vram24;
  562. cptr = s->cplane;
  563. for(y = 0; y < s->height; y++) {
  564. d = d1;
  565. for(x = 0; x < s->width; x++, d++, s24++) {
  566. if ((*cptr++ & 0xff000000) == 0x03000000) { // 24-bit direct
  567. dval = *s24 & 0x00ffffff;
  568. fputc((dval >> 16) & 0xff, f);
  569. fputc((dval >> 8) & 0xff, f);
  570. fputc(dval & 0xff, f);
  571. } else {
  572. v = *d;
  573. fputc(s->r[v], f);
  574. fputc(s->g[v], f);
  575. fputc(s->b[v], f);
  576. }
  577. }
  578. d1 += MAXX;
  579. }
  580. fclose(f);
  581. return;
  582. }
  583. static Property tcx_properties[] = {
  584. DEFINE_PROP_TADDR("addr", TCXState, addr, -1),
  585. DEFINE_PROP_HEX32("vram_size", TCXState, vram_size, -1),
  586. DEFINE_PROP_UINT16("width", TCXState, width, -1),
  587. DEFINE_PROP_UINT16("height", TCXState, height, -1),
  588. DEFINE_PROP_UINT16("depth", TCXState, depth, -1),
  589. DEFINE_PROP_END_OF_LIST(),
  590. };
  591. static void tcx_class_init(ObjectClass *klass, void *data)
  592. {
  593. DeviceClass *dc = DEVICE_CLASS(klass);
  594. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  595. k->init = tcx_init1;
  596. dc->reset = tcx_reset;
  597. dc->vmsd = &vmstate_tcx;
  598. dc->props = tcx_properties;
  599. }
  600. static TypeInfo tcx_info = {
  601. .name = "SUNW,tcx",
  602. .parent = TYPE_SYS_BUS_DEVICE,
  603. .instance_size = sizeof(TCXState),
  604. .class_init = tcx_class_init,
  605. };
  606. static void tcx_register_types(void)
  607. {
  608. type_register_static(&tcx_info);
  609. }
  610. type_init(tcx_register_types)