2
0

sparc32_dma.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315
  1. /*
  2. * QEMU Sparc32 DMA controller emulation
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. *
  6. * Modifications:
  7. * 2010-Feb-14 Artyom Tarasenko : reworked irq generation
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a copy
  10. * of this software and associated documentation files (the "Software"), to deal
  11. * in the Software without restriction, including without limitation the rights
  12. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  13. * copies of the Software, and to permit persons to whom the Software is
  14. * furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice shall be included in
  17. * all copies or substantial portions of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  23. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  24. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  25. * THE SOFTWARE.
  26. */
  27. #include "hw.h"
  28. #include "sparc32_dma.h"
  29. #include "sun4m.h"
  30. #include "sysbus.h"
  31. #include "trace.h"
  32. /*
  33. * This is the DMA controller part of chip STP2000 (Master I/O), also
  34. * produced as NCR89C100. See
  35. * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
  36. * and
  37. * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/DMA2.txt
  38. */
  39. #define DMA_REGS 4
  40. #define DMA_SIZE (4 * sizeof(uint32_t))
  41. /* We need the mask, because one instance of the device is not page
  42. aligned (ledma, start address 0x0010) */
  43. #define DMA_MASK (DMA_SIZE - 1)
  44. /* OBP says 0x20 bytes for ledma, the extras are aliased to espdma */
  45. #define DMA_ETH_SIZE (8 * sizeof(uint32_t))
  46. #define DMA_MAX_REG_OFFSET (2 * DMA_SIZE - 1)
  47. #define DMA_VER 0xa0000000
  48. #define DMA_INTR 1
  49. #define DMA_INTREN 0x10
  50. #define DMA_WRITE_MEM 0x100
  51. #define DMA_EN 0x200
  52. #define DMA_LOADED 0x04000000
  53. #define DMA_DRAIN_FIFO 0x40
  54. #define DMA_RESET 0x80
  55. /* XXX SCSI and ethernet should have different read-only bit masks */
  56. #define DMA_CSR_RO_MASK 0xfe000007
  57. typedef struct DMAState DMAState;
  58. struct DMAState {
  59. SysBusDevice busdev;
  60. MemoryRegion iomem;
  61. uint32_t dmaregs[DMA_REGS];
  62. qemu_irq irq;
  63. void *iommu;
  64. qemu_irq gpio[2];
  65. uint32_t is_ledma;
  66. };
  67. enum {
  68. GPIO_RESET = 0,
  69. GPIO_DMA,
  70. };
  71. /* Note: on sparc, the lance 16 bit bus is swapped */
  72. void ledma_memory_read(void *opaque, target_phys_addr_t addr,
  73. uint8_t *buf, int len, int do_bswap)
  74. {
  75. DMAState *s = opaque;
  76. int i;
  77. addr |= s->dmaregs[3];
  78. trace_ledma_memory_read(addr);
  79. if (do_bswap) {
  80. sparc_iommu_memory_read(s->iommu, addr, buf, len);
  81. } else {
  82. addr &= ~1;
  83. len &= ~1;
  84. sparc_iommu_memory_read(s->iommu, addr, buf, len);
  85. for(i = 0; i < len; i += 2) {
  86. bswap16s((uint16_t *)(buf + i));
  87. }
  88. }
  89. }
  90. void ledma_memory_write(void *opaque, target_phys_addr_t addr,
  91. uint8_t *buf, int len, int do_bswap)
  92. {
  93. DMAState *s = opaque;
  94. int l, i;
  95. uint16_t tmp_buf[32];
  96. addr |= s->dmaregs[3];
  97. trace_ledma_memory_write(addr);
  98. if (do_bswap) {
  99. sparc_iommu_memory_write(s->iommu, addr, buf, len);
  100. } else {
  101. addr &= ~1;
  102. len &= ~1;
  103. while (len > 0) {
  104. l = len;
  105. if (l > sizeof(tmp_buf))
  106. l = sizeof(tmp_buf);
  107. for(i = 0; i < l; i += 2) {
  108. tmp_buf[i >> 1] = bswap16(*(uint16_t *)(buf + i));
  109. }
  110. sparc_iommu_memory_write(s->iommu, addr, (uint8_t *)tmp_buf, l);
  111. len -= l;
  112. buf += l;
  113. addr += l;
  114. }
  115. }
  116. }
  117. static void dma_set_irq(void *opaque, int irq, int level)
  118. {
  119. DMAState *s = opaque;
  120. if (level) {
  121. s->dmaregs[0] |= DMA_INTR;
  122. if (s->dmaregs[0] & DMA_INTREN) {
  123. trace_sparc32_dma_set_irq_raise();
  124. qemu_irq_raise(s->irq);
  125. }
  126. } else {
  127. if (s->dmaregs[0] & DMA_INTR) {
  128. s->dmaregs[0] &= ~DMA_INTR;
  129. if (s->dmaregs[0] & DMA_INTREN) {
  130. trace_sparc32_dma_set_irq_lower();
  131. qemu_irq_lower(s->irq);
  132. }
  133. }
  134. }
  135. }
  136. void espdma_memory_read(void *opaque, uint8_t *buf, int len)
  137. {
  138. DMAState *s = opaque;
  139. trace_espdma_memory_read(s->dmaregs[1]);
  140. sparc_iommu_memory_read(s->iommu, s->dmaregs[1], buf, len);
  141. s->dmaregs[1] += len;
  142. }
  143. void espdma_memory_write(void *opaque, uint8_t *buf, int len)
  144. {
  145. DMAState *s = opaque;
  146. trace_espdma_memory_write(s->dmaregs[1]);
  147. sparc_iommu_memory_write(s->iommu, s->dmaregs[1], buf, len);
  148. s->dmaregs[1] += len;
  149. }
  150. static uint64_t dma_mem_read(void *opaque, target_phys_addr_t addr,
  151. unsigned size)
  152. {
  153. DMAState *s = opaque;
  154. uint32_t saddr;
  155. if (s->is_ledma && (addr > DMA_MAX_REG_OFFSET)) {
  156. /* aliased to espdma, but we can't get there from here */
  157. /* buggy driver if using undocumented behavior, just return 0 */
  158. trace_sparc32_dma_mem_readl(addr, 0);
  159. return 0;
  160. }
  161. saddr = (addr & DMA_MASK) >> 2;
  162. trace_sparc32_dma_mem_readl(addr, s->dmaregs[saddr]);
  163. return s->dmaregs[saddr];
  164. }
  165. static void dma_mem_write(void *opaque, target_phys_addr_t addr,
  166. uint64_t val, unsigned size)
  167. {
  168. DMAState *s = opaque;
  169. uint32_t saddr;
  170. if (s->is_ledma && (addr > DMA_MAX_REG_OFFSET)) {
  171. /* aliased to espdma, but we can't get there from here */
  172. trace_sparc32_dma_mem_writel(addr, 0, val);
  173. return;
  174. }
  175. saddr = (addr & DMA_MASK) >> 2;
  176. trace_sparc32_dma_mem_writel(addr, s->dmaregs[saddr], val);
  177. switch (saddr) {
  178. case 0:
  179. if (val & DMA_INTREN) {
  180. if (s->dmaregs[0] & DMA_INTR) {
  181. trace_sparc32_dma_set_irq_raise();
  182. qemu_irq_raise(s->irq);
  183. }
  184. } else {
  185. if (s->dmaregs[0] & (DMA_INTR | DMA_INTREN)) {
  186. trace_sparc32_dma_set_irq_lower();
  187. qemu_irq_lower(s->irq);
  188. }
  189. }
  190. if (val & DMA_RESET) {
  191. qemu_irq_raise(s->gpio[GPIO_RESET]);
  192. qemu_irq_lower(s->gpio[GPIO_RESET]);
  193. } else if (val & DMA_DRAIN_FIFO) {
  194. val &= ~DMA_DRAIN_FIFO;
  195. } else if (val == 0)
  196. val = DMA_DRAIN_FIFO;
  197. if (val & DMA_EN && !(s->dmaregs[0] & DMA_EN)) {
  198. trace_sparc32_dma_enable_raise();
  199. qemu_irq_raise(s->gpio[GPIO_DMA]);
  200. } else if (!(val & DMA_EN) && !!(s->dmaregs[0] & DMA_EN)) {
  201. trace_sparc32_dma_enable_lower();
  202. qemu_irq_lower(s->gpio[GPIO_DMA]);
  203. }
  204. val &= ~DMA_CSR_RO_MASK;
  205. val |= DMA_VER;
  206. s->dmaregs[0] = (s->dmaregs[0] & DMA_CSR_RO_MASK) | val;
  207. break;
  208. case 1:
  209. s->dmaregs[0] |= DMA_LOADED;
  210. /* fall through */
  211. default:
  212. s->dmaregs[saddr] = val;
  213. break;
  214. }
  215. }
  216. static const MemoryRegionOps dma_mem_ops = {
  217. .read = dma_mem_read,
  218. .write = dma_mem_write,
  219. .endianness = DEVICE_NATIVE_ENDIAN,
  220. .valid = {
  221. .min_access_size = 4,
  222. .max_access_size = 4,
  223. },
  224. };
  225. static void dma_reset(DeviceState *d)
  226. {
  227. DMAState *s = container_of(d, DMAState, busdev.qdev);
  228. memset(s->dmaregs, 0, DMA_SIZE);
  229. s->dmaregs[0] = DMA_VER;
  230. }
  231. static const VMStateDescription vmstate_dma = {
  232. .name ="sparc32_dma",
  233. .version_id = 2,
  234. .minimum_version_id = 2,
  235. .minimum_version_id_old = 2,
  236. .fields = (VMStateField []) {
  237. VMSTATE_UINT32_ARRAY(dmaregs, DMAState, DMA_REGS),
  238. VMSTATE_END_OF_LIST()
  239. }
  240. };
  241. static int sparc32_dma_init1(SysBusDevice *dev)
  242. {
  243. DMAState *s = FROM_SYSBUS(DMAState, dev);
  244. int reg_size;
  245. sysbus_init_irq(dev, &s->irq);
  246. reg_size = s->is_ledma ? DMA_ETH_SIZE : DMA_SIZE;
  247. memory_region_init_io(&s->iomem, &dma_mem_ops, s, "dma", reg_size);
  248. sysbus_init_mmio(dev, &s->iomem);
  249. qdev_init_gpio_in(&dev->qdev, dma_set_irq, 1);
  250. qdev_init_gpio_out(&dev->qdev, s->gpio, 2);
  251. return 0;
  252. }
  253. static Property sparc32_dma_properties[] = {
  254. DEFINE_PROP_PTR("iommu_opaque", DMAState, iommu),
  255. DEFINE_PROP_UINT32("is_ledma", DMAState, is_ledma, 0),
  256. DEFINE_PROP_END_OF_LIST(),
  257. };
  258. static void sparc32_dma_class_init(ObjectClass *klass, void *data)
  259. {
  260. DeviceClass *dc = DEVICE_CLASS(klass);
  261. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  262. k->init = sparc32_dma_init1;
  263. dc->reset = dma_reset;
  264. dc->vmsd = &vmstate_dma;
  265. dc->props = sparc32_dma_properties;
  266. }
  267. static TypeInfo sparc32_dma_info = {
  268. .name = "sparc32_dma",
  269. .parent = TYPE_SYS_BUS_DEVICE,
  270. .instance_size = sizeof(DMAState),
  271. .class_init = sparc32_dma_class_init,
  272. };
  273. static void sparc32_dma_register_types(void)
  274. {
  275. type_register_static(&sparc32_dma_info);
  276. }
  277. type_init(sparc32_dma_register_types)