spapr_hcall.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770
  1. #include "sysemu.h"
  2. #include "cpu.h"
  3. #include "qemu-char.h"
  4. #include "sysemu.h"
  5. #include "qemu-char.h"
  6. #include "helper_regs.h"
  7. #include "hw/spapr.h"
  8. #define HPTES_PER_GROUP 8
  9. #define HPTE_V_SSIZE_SHIFT 62
  10. #define HPTE_V_AVPN_SHIFT 7
  11. #define HPTE_V_AVPN 0x3fffffffffffff80ULL
  12. #define HPTE_V_AVPN_VAL(x) (((x) & HPTE_V_AVPN) >> HPTE_V_AVPN_SHIFT)
  13. #define HPTE_V_COMPARE(x, y) (!(((x) ^ (y)) & 0xffffffffffffff80UL))
  14. #define HPTE_V_BOLTED 0x0000000000000010ULL
  15. #define HPTE_V_LOCK 0x0000000000000008ULL
  16. #define HPTE_V_LARGE 0x0000000000000004ULL
  17. #define HPTE_V_SECONDARY 0x0000000000000002ULL
  18. #define HPTE_V_VALID 0x0000000000000001ULL
  19. #define HPTE_R_PP0 0x8000000000000000ULL
  20. #define HPTE_R_TS 0x4000000000000000ULL
  21. #define HPTE_R_KEY_HI 0x3000000000000000ULL
  22. #define HPTE_R_RPN_SHIFT 12
  23. #define HPTE_R_RPN 0x3ffffffffffff000ULL
  24. #define HPTE_R_FLAGS 0x00000000000003ffULL
  25. #define HPTE_R_PP 0x0000000000000003ULL
  26. #define HPTE_R_N 0x0000000000000004ULL
  27. #define HPTE_R_G 0x0000000000000008ULL
  28. #define HPTE_R_M 0x0000000000000010ULL
  29. #define HPTE_R_I 0x0000000000000020ULL
  30. #define HPTE_R_W 0x0000000000000040ULL
  31. #define HPTE_R_WIMG 0x0000000000000078ULL
  32. #define HPTE_R_C 0x0000000000000080ULL
  33. #define HPTE_R_R 0x0000000000000100ULL
  34. #define HPTE_R_KEY_LO 0x0000000000000e00ULL
  35. #define HPTE_V_1TB_SEG 0x4000000000000000ULL
  36. #define HPTE_V_VRMA_MASK 0x4001ffffff000000ULL
  37. #define HPTE_V_HVLOCK 0x40ULL
  38. static inline int lock_hpte(void *hpte, target_ulong bits)
  39. {
  40. uint64_t pteh;
  41. pteh = ldq_p(hpte);
  42. /* We're protected by qemu's global lock here */
  43. if (pteh & bits) {
  44. return 0;
  45. }
  46. stq_p(hpte, pteh | HPTE_V_HVLOCK);
  47. return 1;
  48. }
  49. static target_ulong compute_tlbie_rb(target_ulong v, target_ulong r,
  50. target_ulong pte_index)
  51. {
  52. target_ulong rb, va_low;
  53. rb = (v & ~0x7fULL) << 16; /* AVA field */
  54. va_low = pte_index >> 3;
  55. if (v & HPTE_V_SECONDARY) {
  56. va_low = ~va_low;
  57. }
  58. /* xor vsid from AVA */
  59. if (!(v & HPTE_V_1TB_SEG)) {
  60. va_low ^= v >> 12;
  61. } else {
  62. va_low ^= v >> 24;
  63. }
  64. va_low &= 0x7ff;
  65. if (v & HPTE_V_LARGE) {
  66. rb |= 1; /* L field */
  67. #if 0 /* Disable that P7 specific bit for now */
  68. if (r & 0xff000) {
  69. /* non-16MB large page, must be 64k */
  70. /* (masks depend on page size) */
  71. rb |= 0x1000; /* page encoding in LP field */
  72. rb |= (va_low & 0x7f) << 16; /* 7b of VA in AVA/LP field */
  73. rb |= (va_low & 0xfe); /* AVAL field */
  74. }
  75. #endif
  76. } else {
  77. /* 4kB page */
  78. rb |= (va_low & 0x7ff) << 12; /* remaining 11b of AVA */
  79. }
  80. rb |= (v >> 54) & 0x300; /* B field */
  81. return rb;
  82. }
  83. static target_ulong h_enter(CPUPPCState *env, sPAPREnvironment *spapr,
  84. target_ulong opcode, target_ulong *args)
  85. {
  86. target_ulong flags = args[0];
  87. target_ulong pte_index = args[1];
  88. target_ulong pteh = args[2];
  89. target_ulong ptel = args[3];
  90. target_ulong page_shift = 12;
  91. target_ulong raddr;
  92. target_ulong i;
  93. uint8_t *hpte;
  94. /* only handle 4k and 16M pages for now */
  95. if (pteh & HPTE_V_LARGE) {
  96. #if 0 /* We don't support 64k pages yet */
  97. if ((ptel & 0xf000) == 0x1000) {
  98. /* 64k page */
  99. } else
  100. #endif
  101. if ((ptel & 0xff000) == 0) {
  102. /* 16M page */
  103. page_shift = 24;
  104. /* lowest AVA bit must be 0 for 16M pages */
  105. if (pteh & 0x80) {
  106. return H_PARAMETER;
  107. }
  108. } else {
  109. return H_PARAMETER;
  110. }
  111. }
  112. raddr = (ptel & HPTE_R_RPN) & ~((1ULL << page_shift) - 1);
  113. if (raddr < spapr->ram_limit) {
  114. /* Regular RAM - should have WIMG=0010 */
  115. if ((ptel & HPTE_R_WIMG) != HPTE_R_M) {
  116. return H_PARAMETER;
  117. }
  118. } else {
  119. /* Looks like an IO address */
  120. /* FIXME: What WIMG combinations could be sensible for IO?
  121. * For now we allow WIMG=010x, but are there others? */
  122. /* FIXME: Should we check against registered IO addresses? */
  123. if ((ptel & (HPTE_R_W | HPTE_R_I | HPTE_R_M)) != HPTE_R_I) {
  124. return H_PARAMETER;
  125. }
  126. }
  127. pteh &= ~0x60ULL;
  128. if ((pte_index * HASH_PTE_SIZE_64) & ~env->htab_mask) {
  129. return H_PARAMETER;
  130. }
  131. if (likely((flags & H_EXACT) == 0)) {
  132. pte_index &= ~7ULL;
  133. hpte = env->external_htab + (pte_index * HASH_PTE_SIZE_64);
  134. for (i = 0; ; ++i) {
  135. if (i == 8) {
  136. return H_PTEG_FULL;
  137. }
  138. if (((ldq_p(hpte) & HPTE_V_VALID) == 0) &&
  139. lock_hpte(hpte, HPTE_V_HVLOCK | HPTE_V_VALID)) {
  140. break;
  141. }
  142. hpte += HASH_PTE_SIZE_64;
  143. }
  144. } else {
  145. i = 0;
  146. hpte = env->external_htab + (pte_index * HASH_PTE_SIZE_64);
  147. if (!lock_hpte(hpte, HPTE_V_HVLOCK | HPTE_V_VALID)) {
  148. return H_PTEG_FULL;
  149. }
  150. }
  151. stq_p(hpte + (HASH_PTE_SIZE_64/2), ptel);
  152. /* eieio(); FIXME: need some sort of barrier for smp? */
  153. stq_p(hpte, pteh);
  154. assert(!(ldq_p(hpte) & HPTE_V_HVLOCK));
  155. args[0] = pte_index + i;
  156. return H_SUCCESS;
  157. }
  158. enum {
  159. REMOVE_SUCCESS = 0,
  160. REMOVE_NOT_FOUND = 1,
  161. REMOVE_PARM = 2,
  162. REMOVE_HW = 3,
  163. };
  164. static target_ulong remove_hpte(CPUPPCState *env, target_ulong ptex,
  165. target_ulong avpn,
  166. target_ulong flags,
  167. target_ulong *vp, target_ulong *rp)
  168. {
  169. uint8_t *hpte;
  170. target_ulong v, r, rb;
  171. if ((ptex * HASH_PTE_SIZE_64) & ~env->htab_mask) {
  172. return REMOVE_PARM;
  173. }
  174. hpte = env->external_htab + (ptex * HASH_PTE_SIZE_64);
  175. while (!lock_hpte(hpte, HPTE_V_HVLOCK)) {
  176. /* We have no real concurrency in qemu soft-emulation, so we
  177. * will never actually have a contested lock */
  178. assert(0);
  179. }
  180. v = ldq_p(hpte);
  181. r = ldq_p(hpte + (HASH_PTE_SIZE_64/2));
  182. if ((v & HPTE_V_VALID) == 0 ||
  183. ((flags & H_AVPN) && (v & ~0x7fULL) != avpn) ||
  184. ((flags & H_ANDCOND) && (v & avpn) != 0)) {
  185. stq_p(hpte, v & ~HPTE_V_HVLOCK);
  186. assert(!(ldq_p(hpte) & HPTE_V_HVLOCK));
  187. return REMOVE_NOT_FOUND;
  188. }
  189. *vp = v & ~HPTE_V_HVLOCK;
  190. *rp = r;
  191. stq_p(hpte, 0);
  192. rb = compute_tlbie_rb(v, r, ptex);
  193. ppc_tlb_invalidate_one(env, rb);
  194. assert(!(ldq_p(hpte) & HPTE_V_HVLOCK));
  195. return REMOVE_SUCCESS;
  196. }
  197. static target_ulong h_remove(CPUPPCState *env, sPAPREnvironment *spapr,
  198. target_ulong opcode, target_ulong *args)
  199. {
  200. target_ulong flags = args[0];
  201. target_ulong pte_index = args[1];
  202. target_ulong avpn = args[2];
  203. int ret;
  204. ret = remove_hpte(env, pte_index, avpn, flags,
  205. &args[0], &args[1]);
  206. switch (ret) {
  207. case REMOVE_SUCCESS:
  208. return H_SUCCESS;
  209. case REMOVE_NOT_FOUND:
  210. return H_NOT_FOUND;
  211. case REMOVE_PARM:
  212. return H_PARAMETER;
  213. case REMOVE_HW:
  214. return H_HARDWARE;
  215. }
  216. assert(0);
  217. }
  218. #define H_BULK_REMOVE_TYPE 0xc000000000000000ULL
  219. #define H_BULK_REMOVE_REQUEST 0x4000000000000000ULL
  220. #define H_BULK_REMOVE_RESPONSE 0x8000000000000000ULL
  221. #define H_BULK_REMOVE_END 0xc000000000000000ULL
  222. #define H_BULK_REMOVE_CODE 0x3000000000000000ULL
  223. #define H_BULK_REMOVE_SUCCESS 0x0000000000000000ULL
  224. #define H_BULK_REMOVE_NOT_FOUND 0x1000000000000000ULL
  225. #define H_BULK_REMOVE_PARM 0x2000000000000000ULL
  226. #define H_BULK_REMOVE_HW 0x3000000000000000ULL
  227. #define H_BULK_REMOVE_RC 0x0c00000000000000ULL
  228. #define H_BULK_REMOVE_FLAGS 0x0300000000000000ULL
  229. #define H_BULK_REMOVE_ABSOLUTE 0x0000000000000000ULL
  230. #define H_BULK_REMOVE_ANDCOND 0x0100000000000000ULL
  231. #define H_BULK_REMOVE_AVPN 0x0200000000000000ULL
  232. #define H_BULK_REMOVE_PTEX 0x00ffffffffffffffULL
  233. #define H_BULK_REMOVE_MAX_BATCH 4
  234. static target_ulong h_bulk_remove(CPUPPCState *env, sPAPREnvironment *spapr,
  235. target_ulong opcode, target_ulong *args)
  236. {
  237. int i;
  238. for (i = 0; i < H_BULK_REMOVE_MAX_BATCH; i++) {
  239. target_ulong *tsh = &args[i*2];
  240. target_ulong tsl = args[i*2 + 1];
  241. target_ulong v, r, ret;
  242. if ((*tsh & H_BULK_REMOVE_TYPE) == H_BULK_REMOVE_END) {
  243. break;
  244. } else if ((*tsh & H_BULK_REMOVE_TYPE) != H_BULK_REMOVE_REQUEST) {
  245. return H_PARAMETER;
  246. }
  247. *tsh &= H_BULK_REMOVE_PTEX | H_BULK_REMOVE_FLAGS;
  248. *tsh |= H_BULK_REMOVE_RESPONSE;
  249. if ((*tsh & H_BULK_REMOVE_ANDCOND) && (*tsh & H_BULK_REMOVE_AVPN)) {
  250. *tsh |= H_BULK_REMOVE_PARM;
  251. return H_PARAMETER;
  252. }
  253. ret = remove_hpte(env, *tsh & H_BULK_REMOVE_PTEX, tsl,
  254. (*tsh & H_BULK_REMOVE_FLAGS) >> 26,
  255. &v, &r);
  256. *tsh |= ret << 60;
  257. switch (ret) {
  258. case REMOVE_SUCCESS:
  259. *tsh |= (r & (HPTE_R_C | HPTE_R_R)) << 43;
  260. break;
  261. case REMOVE_PARM:
  262. return H_PARAMETER;
  263. case REMOVE_HW:
  264. return H_HARDWARE;
  265. }
  266. }
  267. return H_SUCCESS;
  268. }
  269. static target_ulong h_protect(CPUPPCState *env, sPAPREnvironment *spapr,
  270. target_ulong opcode, target_ulong *args)
  271. {
  272. target_ulong flags = args[0];
  273. target_ulong pte_index = args[1];
  274. target_ulong avpn = args[2];
  275. uint8_t *hpte;
  276. target_ulong v, r, rb;
  277. if ((pte_index * HASH_PTE_SIZE_64) & ~env->htab_mask) {
  278. return H_PARAMETER;
  279. }
  280. hpte = env->external_htab + (pte_index * HASH_PTE_SIZE_64);
  281. while (!lock_hpte(hpte, HPTE_V_HVLOCK)) {
  282. /* We have no real concurrency in qemu soft-emulation, so we
  283. * will never actually have a contested lock */
  284. assert(0);
  285. }
  286. v = ldq_p(hpte);
  287. r = ldq_p(hpte + (HASH_PTE_SIZE_64/2));
  288. if ((v & HPTE_V_VALID) == 0 ||
  289. ((flags & H_AVPN) && (v & ~0x7fULL) != avpn)) {
  290. stq_p(hpte, v & ~HPTE_V_HVLOCK);
  291. assert(!(ldq_p(hpte) & HPTE_V_HVLOCK));
  292. return H_NOT_FOUND;
  293. }
  294. r &= ~(HPTE_R_PP0 | HPTE_R_PP | HPTE_R_N |
  295. HPTE_R_KEY_HI | HPTE_R_KEY_LO);
  296. r |= (flags << 55) & HPTE_R_PP0;
  297. r |= (flags << 48) & HPTE_R_KEY_HI;
  298. r |= flags & (HPTE_R_PP | HPTE_R_N | HPTE_R_KEY_LO);
  299. rb = compute_tlbie_rb(v, r, pte_index);
  300. stq_p(hpte, v & ~HPTE_V_VALID);
  301. ppc_tlb_invalidate_one(env, rb);
  302. stq_p(hpte + (HASH_PTE_SIZE_64/2), r);
  303. /* Don't need a memory barrier, due to qemu's global lock */
  304. stq_p(hpte, v & ~HPTE_V_HVLOCK);
  305. assert(!(ldq_p(hpte) & HPTE_V_HVLOCK));
  306. return H_SUCCESS;
  307. }
  308. static target_ulong h_set_dabr(CPUPPCState *env, sPAPREnvironment *spapr,
  309. target_ulong opcode, target_ulong *args)
  310. {
  311. /* FIXME: actually implement this */
  312. return H_HARDWARE;
  313. }
  314. #define FLAGS_REGISTER_VPA 0x0000200000000000ULL
  315. #define FLAGS_REGISTER_DTL 0x0000400000000000ULL
  316. #define FLAGS_REGISTER_SLBSHADOW 0x0000600000000000ULL
  317. #define FLAGS_DEREGISTER_VPA 0x0000a00000000000ULL
  318. #define FLAGS_DEREGISTER_DTL 0x0000c00000000000ULL
  319. #define FLAGS_DEREGISTER_SLBSHADOW 0x0000e00000000000ULL
  320. #define VPA_MIN_SIZE 640
  321. #define VPA_SIZE_OFFSET 0x4
  322. #define VPA_SHARED_PROC_OFFSET 0x9
  323. #define VPA_SHARED_PROC_VAL 0x2
  324. static target_ulong register_vpa(CPUPPCState *env, target_ulong vpa)
  325. {
  326. uint16_t size;
  327. uint8_t tmp;
  328. if (vpa == 0) {
  329. hcall_dprintf("Can't cope with registering a VPA at logical 0\n");
  330. return H_HARDWARE;
  331. }
  332. if (vpa % env->dcache_line_size) {
  333. return H_PARAMETER;
  334. }
  335. /* FIXME: bounds check the address */
  336. size = lduw_be_phys(vpa + 0x4);
  337. if (size < VPA_MIN_SIZE) {
  338. return H_PARAMETER;
  339. }
  340. /* VPA is not allowed to cross a page boundary */
  341. if ((vpa / 4096) != ((vpa + size - 1) / 4096)) {
  342. return H_PARAMETER;
  343. }
  344. env->vpa = vpa;
  345. tmp = ldub_phys(env->vpa + VPA_SHARED_PROC_OFFSET);
  346. tmp |= VPA_SHARED_PROC_VAL;
  347. stb_phys(env->vpa + VPA_SHARED_PROC_OFFSET, tmp);
  348. return H_SUCCESS;
  349. }
  350. static target_ulong deregister_vpa(CPUPPCState *env, target_ulong vpa)
  351. {
  352. if (env->slb_shadow) {
  353. return H_RESOURCE;
  354. }
  355. if (env->dispatch_trace_log) {
  356. return H_RESOURCE;
  357. }
  358. env->vpa = 0;
  359. return H_SUCCESS;
  360. }
  361. static target_ulong register_slb_shadow(CPUPPCState *env, target_ulong addr)
  362. {
  363. uint32_t size;
  364. if (addr == 0) {
  365. hcall_dprintf("Can't cope with SLB shadow at logical 0\n");
  366. return H_HARDWARE;
  367. }
  368. size = ldl_be_phys(addr + 0x4);
  369. if (size < 0x8) {
  370. return H_PARAMETER;
  371. }
  372. if ((addr / 4096) != ((addr + size - 1) / 4096)) {
  373. return H_PARAMETER;
  374. }
  375. if (!env->vpa) {
  376. return H_RESOURCE;
  377. }
  378. env->slb_shadow = addr;
  379. return H_SUCCESS;
  380. }
  381. static target_ulong deregister_slb_shadow(CPUPPCState *env, target_ulong addr)
  382. {
  383. env->slb_shadow = 0;
  384. return H_SUCCESS;
  385. }
  386. static target_ulong register_dtl(CPUPPCState *env, target_ulong addr)
  387. {
  388. uint32_t size;
  389. if (addr == 0) {
  390. hcall_dprintf("Can't cope with DTL at logical 0\n");
  391. return H_HARDWARE;
  392. }
  393. size = ldl_be_phys(addr + 0x4);
  394. if (size < 48) {
  395. return H_PARAMETER;
  396. }
  397. if (!env->vpa) {
  398. return H_RESOURCE;
  399. }
  400. env->dispatch_trace_log = addr;
  401. env->dtl_size = size;
  402. return H_SUCCESS;
  403. }
  404. static target_ulong deregister_dtl(CPUPPCState *env, target_ulong addr)
  405. {
  406. env->dispatch_trace_log = 0;
  407. env->dtl_size = 0;
  408. return H_SUCCESS;
  409. }
  410. static target_ulong h_register_vpa(CPUPPCState *env, sPAPREnvironment *spapr,
  411. target_ulong opcode, target_ulong *args)
  412. {
  413. target_ulong flags = args[0];
  414. target_ulong procno = args[1];
  415. target_ulong vpa = args[2];
  416. target_ulong ret = H_PARAMETER;
  417. CPUPPCState *tenv;
  418. for (tenv = first_cpu; tenv; tenv = tenv->next_cpu) {
  419. if (tenv->cpu_index == procno) {
  420. break;
  421. }
  422. }
  423. if (!tenv) {
  424. return H_PARAMETER;
  425. }
  426. switch (flags) {
  427. case FLAGS_REGISTER_VPA:
  428. ret = register_vpa(tenv, vpa);
  429. break;
  430. case FLAGS_DEREGISTER_VPA:
  431. ret = deregister_vpa(tenv, vpa);
  432. break;
  433. case FLAGS_REGISTER_SLBSHADOW:
  434. ret = register_slb_shadow(tenv, vpa);
  435. break;
  436. case FLAGS_DEREGISTER_SLBSHADOW:
  437. ret = deregister_slb_shadow(tenv, vpa);
  438. break;
  439. case FLAGS_REGISTER_DTL:
  440. ret = register_dtl(tenv, vpa);
  441. break;
  442. case FLAGS_DEREGISTER_DTL:
  443. ret = deregister_dtl(tenv, vpa);
  444. break;
  445. }
  446. return ret;
  447. }
  448. static target_ulong h_cede(CPUPPCState *env, sPAPREnvironment *spapr,
  449. target_ulong opcode, target_ulong *args)
  450. {
  451. env->msr |= (1ULL << MSR_EE);
  452. hreg_compute_hflags(env);
  453. if (!cpu_has_work(env)) {
  454. env->halted = 1;
  455. }
  456. return H_SUCCESS;
  457. }
  458. static target_ulong h_rtas(CPUPPCState *env, sPAPREnvironment *spapr,
  459. target_ulong opcode, target_ulong *args)
  460. {
  461. target_ulong rtas_r3 = args[0];
  462. uint32_t token = ldl_be_phys(rtas_r3);
  463. uint32_t nargs = ldl_be_phys(rtas_r3 + 4);
  464. uint32_t nret = ldl_be_phys(rtas_r3 + 8);
  465. return spapr_rtas_call(spapr, token, nargs, rtas_r3 + 12,
  466. nret, rtas_r3 + 12 + 4*nargs);
  467. }
  468. static target_ulong h_logical_load(CPUPPCState *env, sPAPREnvironment *spapr,
  469. target_ulong opcode, target_ulong *args)
  470. {
  471. target_ulong size = args[0];
  472. target_ulong addr = args[1];
  473. switch (size) {
  474. case 1:
  475. args[0] = ldub_phys(addr);
  476. return H_SUCCESS;
  477. case 2:
  478. args[0] = lduw_phys(addr);
  479. return H_SUCCESS;
  480. case 4:
  481. args[0] = ldl_phys(addr);
  482. return H_SUCCESS;
  483. case 8:
  484. args[0] = ldq_phys(addr);
  485. return H_SUCCESS;
  486. }
  487. return H_PARAMETER;
  488. }
  489. static target_ulong h_logical_store(CPUPPCState *env, sPAPREnvironment *spapr,
  490. target_ulong opcode, target_ulong *args)
  491. {
  492. target_ulong size = args[0];
  493. target_ulong addr = args[1];
  494. target_ulong val = args[2];
  495. switch (size) {
  496. case 1:
  497. stb_phys(addr, val);
  498. return H_SUCCESS;
  499. case 2:
  500. stw_phys(addr, val);
  501. return H_SUCCESS;
  502. case 4:
  503. stl_phys(addr, val);
  504. return H_SUCCESS;
  505. case 8:
  506. stq_phys(addr, val);
  507. return H_SUCCESS;
  508. }
  509. return H_PARAMETER;
  510. }
  511. static target_ulong h_logical_memop(CPUPPCState *env, sPAPREnvironment *spapr,
  512. target_ulong opcode, target_ulong *args)
  513. {
  514. target_ulong dst = args[0]; /* Destination address */
  515. target_ulong src = args[1]; /* Source address */
  516. target_ulong esize = args[2]; /* Element size (0=1,1=2,2=4,3=8) */
  517. target_ulong count = args[3]; /* Element count */
  518. target_ulong op = args[4]; /* 0 = copy, 1 = invert */
  519. uint64_t tmp;
  520. unsigned int mask = (1 << esize) - 1;
  521. int step = 1 << esize;
  522. if (count > 0x80000000) {
  523. return H_PARAMETER;
  524. }
  525. if ((dst & mask) || (src & mask) || (op > 1)) {
  526. return H_PARAMETER;
  527. }
  528. if (dst >= src && dst < (src + (count << esize))) {
  529. dst = dst + ((count - 1) << esize);
  530. src = src + ((count - 1) << esize);
  531. step = -step;
  532. }
  533. while (count--) {
  534. switch (esize) {
  535. case 0:
  536. tmp = ldub_phys(src);
  537. break;
  538. case 1:
  539. tmp = lduw_phys(src);
  540. break;
  541. case 2:
  542. tmp = ldl_phys(src);
  543. break;
  544. case 3:
  545. tmp = ldq_phys(src);
  546. break;
  547. default:
  548. return H_PARAMETER;
  549. }
  550. if (op == 1) {
  551. tmp = ~tmp;
  552. }
  553. switch (esize) {
  554. case 0:
  555. stb_phys(dst, tmp);
  556. break;
  557. case 1:
  558. stw_phys(dst, tmp);
  559. break;
  560. case 2:
  561. stl_phys(dst, tmp);
  562. break;
  563. case 3:
  564. stq_phys(dst, tmp);
  565. break;
  566. }
  567. dst = dst + step;
  568. src = src + step;
  569. }
  570. return H_SUCCESS;
  571. }
  572. static target_ulong h_logical_icbi(CPUPPCState *env, sPAPREnvironment *spapr,
  573. target_ulong opcode, target_ulong *args)
  574. {
  575. /* Nothing to do on emulation, KVM will trap this in the kernel */
  576. return H_SUCCESS;
  577. }
  578. static target_ulong h_logical_dcbf(CPUPPCState *env, sPAPREnvironment *spapr,
  579. target_ulong opcode, target_ulong *args)
  580. {
  581. /* Nothing to do on emulation, KVM will trap this in the kernel */
  582. return H_SUCCESS;
  583. }
  584. static spapr_hcall_fn papr_hypercall_table[(MAX_HCALL_OPCODE / 4) + 1];
  585. static spapr_hcall_fn kvmppc_hypercall_table[KVMPPC_HCALL_MAX - KVMPPC_HCALL_BASE + 1];
  586. void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn)
  587. {
  588. spapr_hcall_fn *slot;
  589. if (opcode <= MAX_HCALL_OPCODE) {
  590. assert((opcode & 0x3) == 0);
  591. slot = &papr_hypercall_table[opcode / 4];
  592. } else {
  593. assert((opcode >= KVMPPC_HCALL_BASE) && (opcode <= KVMPPC_HCALL_MAX));
  594. slot = &kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE];
  595. }
  596. assert(!(*slot) || (fn == *slot));
  597. *slot = fn;
  598. }
  599. target_ulong spapr_hypercall(CPUPPCState *env, target_ulong opcode,
  600. target_ulong *args)
  601. {
  602. if ((opcode <= MAX_HCALL_OPCODE)
  603. && ((opcode & 0x3) == 0)) {
  604. spapr_hcall_fn fn = papr_hypercall_table[opcode / 4];
  605. if (fn) {
  606. return fn(env, spapr, opcode, args);
  607. }
  608. } else if ((opcode >= KVMPPC_HCALL_BASE) &&
  609. (opcode <= KVMPPC_HCALL_MAX)) {
  610. spapr_hcall_fn fn = kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE];
  611. if (fn) {
  612. return fn(env, spapr, opcode, args);
  613. }
  614. }
  615. hcall_dprintf("Unimplemented hcall 0x" TARGET_FMT_lx "\n", opcode);
  616. return H_FUNCTION;
  617. }
  618. static void hypercall_register_types(void)
  619. {
  620. /* hcall-pft */
  621. spapr_register_hypercall(H_ENTER, h_enter);
  622. spapr_register_hypercall(H_REMOVE, h_remove);
  623. spapr_register_hypercall(H_PROTECT, h_protect);
  624. /* hcall-bulk */
  625. spapr_register_hypercall(H_BULK_REMOVE, h_bulk_remove);
  626. /* hcall-dabr */
  627. spapr_register_hypercall(H_SET_DABR, h_set_dabr);
  628. /* hcall-splpar */
  629. spapr_register_hypercall(H_REGISTER_VPA, h_register_vpa);
  630. spapr_register_hypercall(H_CEDE, h_cede);
  631. /* "debugger" hcalls (also used by SLOF). Note: We do -not- differenciate
  632. * here between the "CI" and the "CACHE" variants, they will use whatever
  633. * mapping attributes qemu is using. When using KVM, the kernel will
  634. * enforce the attributes more strongly
  635. */
  636. spapr_register_hypercall(H_LOGICAL_CI_LOAD, h_logical_load);
  637. spapr_register_hypercall(H_LOGICAL_CI_STORE, h_logical_store);
  638. spapr_register_hypercall(H_LOGICAL_CACHE_LOAD, h_logical_load);
  639. spapr_register_hypercall(H_LOGICAL_CACHE_STORE, h_logical_store);
  640. spapr_register_hypercall(H_LOGICAL_ICBI, h_logical_icbi);
  641. spapr_register_hypercall(H_LOGICAL_DCBF, h_logical_dcbf);
  642. spapr_register_hypercall(KVMPPC_H_LOGICAL_MEMOP, h_logical_memop);
  643. /* qemu/KVM-PPC specific hcalls */
  644. spapr_register_hypercall(KVMPPC_H_RTAS, h_rtas);
  645. }
  646. type_init(hypercall_register_types)