realview.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. * ARM RealView Baseboard System emulation.
  3. *
  4. * Copyright (c) 2006-2007 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GPL.
  8. */
  9. #include "sysbus.h"
  10. #include "arm-misc.h"
  11. #include "primecell.h"
  12. #include "devices.h"
  13. #include "pci.h"
  14. #include "net.h"
  15. #include "sysemu.h"
  16. #include "boards.h"
  17. #include "i2c.h"
  18. #include "blockdev.h"
  19. #include "exec-memory.h"
  20. #define SMP_BOOT_ADDR 0xe0000000
  21. #define SMP_BOOTREG_ADDR 0x10000030
  22. /* Board init. */
  23. static struct arm_boot_info realview_binfo = {
  24. .smp_loader_start = SMP_BOOT_ADDR,
  25. .smp_bootreg_addr = SMP_BOOTREG_ADDR,
  26. };
  27. /* The following two lists must be consistent. */
  28. enum realview_board_type {
  29. BOARD_EB,
  30. BOARD_EB_MPCORE,
  31. BOARD_PB_A8,
  32. BOARD_PBX_A9,
  33. };
  34. static const int realview_board_id[] = {
  35. 0x33b,
  36. 0x33b,
  37. 0x769,
  38. 0x76d
  39. };
  40. static void realview_init(ram_addr_t ram_size,
  41. const char *boot_device,
  42. const char *kernel_filename, const char *kernel_cmdline,
  43. const char *initrd_filename, const char *cpu_model,
  44. enum realview_board_type board_type)
  45. {
  46. ARMCPU *cpu = NULL;
  47. CPUARMState *env;
  48. MemoryRegion *sysmem = get_system_memory();
  49. MemoryRegion *ram_lo = g_new(MemoryRegion, 1);
  50. MemoryRegion *ram_hi = g_new(MemoryRegion, 1);
  51. MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
  52. MemoryRegion *ram_hack = g_new(MemoryRegion, 1);
  53. DeviceState *dev, *sysctl, *gpio2, *pl041;
  54. SysBusDevice *busdev;
  55. qemu_irq *irqp;
  56. qemu_irq pic[64];
  57. qemu_irq mmc_irq[2];
  58. PCIBus *pci_bus;
  59. NICInfo *nd;
  60. i2c_bus *i2c;
  61. int n;
  62. int done_nic = 0;
  63. qemu_irq cpu_irq[4];
  64. int is_mpcore = 0;
  65. int is_pb = 0;
  66. uint32_t proc_id = 0;
  67. uint32_t sys_id;
  68. ram_addr_t low_ram_size;
  69. switch (board_type) {
  70. case BOARD_EB:
  71. break;
  72. case BOARD_EB_MPCORE:
  73. is_mpcore = 1;
  74. break;
  75. case BOARD_PB_A8:
  76. is_pb = 1;
  77. break;
  78. case BOARD_PBX_A9:
  79. is_mpcore = 1;
  80. is_pb = 1;
  81. break;
  82. }
  83. for (n = 0; n < smp_cpus; n++) {
  84. cpu = cpu_arm_init(cpu_model);
  85. if (!cpu) {
  86. fprintf(stderr, "Unable to find CPU definition\n");
  87. exit(1);
  88. }
  89. irqp = arm_pic_init_cpu(cpu);
  90. cpu_irq[n] = irqp[ARM_PIC_CPU_IRQ];
  91. }
  92. env = &cpu->env;
  93. if (arm_feature(env, ARM_FEATURE_V7)) {
  94. if (is_mpcore) {
  95. proc_id = 0x0c000000;
  96. } else {
  97. proc_id = 0x0e000000;
  98. }
  99. } else if (arm_feature(env, ARM_FEATURE_V6K)) {
  100. proc_id = 0x06000000;
  101. } else if (arm_feature(env, ARM_FEATURE_V6)) {
  102. proc_id = 0x04000000;
  103. } else {
  104. proc_id = 0x02000000;
  105. }
  106. if (is_pb && ram_size > 0x20000000) {
  107. /* Core tile RAM. */
  108. low_ram_size = ram_size - 0x20000000;
  109. ram_size = 0x20000000;
  110. memory_region_init_ram(ram_lo, "realview.lowmem", low_ram_size);
  111. vmstate_register_ram_global(ram_lo);
  112. memory_region_add_subregion(sysmem, 0x20000000, ram_lo);
  113. }
  114. memory_region_init_ram(ram_hi, "realview.highmem", ram_size);
  115. vmstate_register_ram_global(ram_hi);
  116. low_ram_size = ram_size;
  117. if (low_ram_size > 0x10000000)
  118. low_ram_size = 0x10000000;
  119. /* SDRAM at address zero. */
  120. memory_region_init_alias(ram_alias, "realview.alias",
  121. ram_hi, 0, low_ram_size);
  122. memory_region_add_subregion(sysmem, 0, ram_alias);
  123. if (is_pb) {
  124. /* And again at a high address. */
  125. memory_region_add_subregion(sysmem, 0x70000000, ram_hi);
  126. } else {
  127. ram_size = low_ram_size;
  128. }
  129. sys_id = is_pb ? 0x01780500 : 0xc1400400;
  130. sysctl = qdev_create(NULL, "realview_sysctl");
  131. qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
  132. qdev_prop_set_uint32(sysctl, "proc_id", proc_id);
  133. qdev_init_nofail(sysctl);
  134. sysbus_mmio_map(sysbus_from_qdev(sysctl), 0, 0x10000000);
  135. if (is_mpcore) {
  136. target_phys_addr_t periphbase;
  137. dev = qdev_create(NULL, is_pb ? "a9mpcore_priv": "realview_mpcore");
  138. qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
  139. qdev_init_nofail(dev);
  140. busdev = sysbus_from_qdev(dev);
  141. if (is_pb) {
  142. periphbase = 0x1f000000;
  143. } else {
  144. periphbase = 0x10100000;
  145. }
  146. sysbus_mmio_map(busdev, 0, periphbase);
  147. for (n = 0; n < smp_cpus; n++) {
  148. sysbus_connect_irq(busdev, n, cpu_irq[n]);
  149. }
  150. sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL);
  151. /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */
  152. realview_binfo.gic_cpu_if_addr = periphbase + 0x100;
  153. } else {
  154. uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000;
  155. /* For now just create the nIRQ GIC, and ignore the others. */
  156. dev = sysbus_create_simple("realview_gic", gic_addr, cpu_irq[0]);
  157. }
  158. for (n = 0; n < 64; n++) {
  159. pic[n] = qdev_get_gpio_in(dev, n);
  160. }
  161. pl041 = qdev_create(NULL, "pl041");
  162. qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
  163. qdev_init_nofail(pl041);
  164. sysbus_mmio_map(sysbus_from_qdev(pl041), 0, 0x10004000);
  165. sysbus_connect_irq(sysbus_from_qdev(pl041), 0, pic[19]);
  166. sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]);
  167. sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]);
  168. sysbus_create_simple("pl011", 0x10009000, pic[12]);
  169. sysbus_create_simple("pl011", 0x1000a000, pic[13]);
  170. sysbus_create_simple("pl011", 0x1000b000, pic[14]);
  171. sysbus_create_simple("pl011", 0x1000c000, pic[15]);
  172. /* DMA controller is optional, apparently. */
  173. sysbus_create_simple("pl081", 0x10030000, pic[24]);
  174. sysbus_create_simple("sp804", 0x10011000, pic[4]);
  175. sysbus_create_simple("sp804", 0x10012000, pic[5]);
  176. sysbus_create_simple("pl061", 0x10013000, pic[6]);
  177. sysbus_create_simple("pl061", 0x10014000, pic[7]);
  178. gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]);
  179. sysbus_create_simple("pl111", 0x10020000, pic[23]);
  180. dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL);
  181. /* Wire up MMC card detect and read-only signals. These have
  182. * to go to both the PL061 GPIO and the sysctl register.
  183. * Note that the PL181 orders these lines (readonly,inserted)
  184. * and the PL061 has them the other way about. Also the card
  185. * detect line is inverted.
  186. */
  187. mmc_irq[0] = qemu_irq_split(
  188. qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT),
  189. qdev_get_gpio_in(gpio2, 1));
  190. mmc_irq[1] = qemu_irq_split(
  191. qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN),
  192. qemu_irq_invert(qdev_get_gpio_in(gpio2, 0)));
  193. qdev_connect_gpio_out(dev, 0, mmc_irq[0]);
  194. qdev_connect_gpio_out(dev, 1, mmc_irq[1]);
  195. sysbus_create_simple("pl031", 0x10017000, pic[10]);
  196. if (!is_pb) {
  197. dev = qdev_create(NULL, "realview_pci");
  198. busdev = sysbus_from_qdev(dev);
  199. qdev_init_nofail(dev);
  200. sysbus_mmio_map(busdev, 0, 0x61000000); /* PCI self-config */
  201. sysbus_mmio_map(busdev, 1, 0x62000000); /* PCI config */
  202. sysbus_mmio_map(busdev, 2, 0x63000000); /* PCI I/O */
  203. sysbus_connect_irq(busdev, 0, pic[48]);
  204. sysbus_connect_irq(busdev, 1, pic[49]);
  205. sysbus_connect_irq(busdev, 2, pic[50]);
  206. sysbus_connect_irq(busdev, 3, pic[51]);
  207. pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
  208. if (usb_enabled) {
  209. pci_create_simple(pci_bus, -1, "pci-ohci");
  210. }
  211. n = drive_get_max_bus(IF_SCSI);
  212. while (n >= 0) {
  213. pci_create_simple(pci_bus, -1, "lsi53c895a");
  214. n--;
  215. }
  216. }
  217. for(n = 0; n < nb_nics; n++) {
  218. nd = &nd_table[n];
  219. if (!done_nic && (!nd->model ||
  220. strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0)) {
  221. if (is_pb) {
  222. lan9118_init(nd, 0x4e000000, pic[28]);
  223. } else {
  224. smc91c111_init(nd, 0x4e000000, pic[28]);
  225. }
  226. done_nic = 1;
  227. } else {
  228. pci_nic_init_nofail(nd, "rtl8139", NULL);
  229. }
  230. }
  231. dev = sysbus_create_simple("versatile_i2c", 0x10002000, NULL);
  232. i2c = (i2c_bus *)qdev_get_child_bus(dev, "i2c");
  233. i2c_create_slave(i2c, "ds1338", 0x68);
  234. /* Memory map for RealView Emulation Baseboard: */
  235. /* 0x10000000 System registers. */
  236. /* 0x10001000 System controller. */
  237. /* 0x10002000 Two-Wire Serial Bus. */
  238. /* 0x10003000 Reserved. */
  239. /* 0x10004000 AACI. */
  240. /* 0x10005000 MCI. */
  241. /* 0x10006000 KMI0. */
  242. /* 0x10007000 KMI1. */
  243. /* 0x10008000 Character LCD. (EB) */
  244. /* 0x10009000 UART0. */
  245. /* 0x1000a000 UART1. */
  246. /* 0x1000b000 UART2. */
  247. /* 0x1000c000 UART3. */
  248. /* 0x1000d000 SSPI. */
  249. /* 0x1000e000 SCI. */
  250. /* 0x1000f000 Reserved. */
  251. /* 0x10010000 Watchdog. */
  252. /* 0x10011000 Timer 0+1. */
  253. /* 0x10012000 Timer 2+3. */
  254. /* 0x10013000 GPIO 0. */
  255. /* 0x10014000 GPIO 1. */
  256. /* 0x10015000 GPIO 2. */
  257. /* 0x10002000 Two-Wire Serial Bus - DVI. (PB) */
  258. /* 0x10017000 RTC. */
  259. /* 0x10018000 DMC. */
  260. /* 0x10019000 PCI controller config. */
  261. /* 0x10020000 CLCD. */
  262. /* 0x10030000 DMA Controller. */
  263. /* 0x10040000 GIC1. (EB) */
  264. /* 0x10050000 GIC2. (EB) */
  265. /* 0x10060000 GIC3. (EB) */
  266. /* 0x10070000 GIC4. (EB) */
  267. /* 0x10080000 SMC. */
  268. /* 0x1e000000 GIC1. (PB) */
  269. /* 0x1e001000 GIC2. (PB) */
  270. /* 0x1e002000 GIC3. (PB) */
  271. /* 0x1e003000 GIC4. (PB) */
  272. /* 0x40000000 NOR flash. */
  273. /* 0x44000000 DoC flash. */
  274. /* 0x48000000 SRAM. */
  275. /* 0x4c000000 Configuration flash. */
  276. /* 0x4e000000 Ethernet. */
  277. /* 0x4f000000 USB. */
  278. /* 0x50000000 PISMO. */
  279. /* 0x54000000 PISMO. */
  280. /* 0x58000000 PISMO. */
  281. /* 0x5c000000 PISMO. */
  282. /* 0x60000000 PCI. */
  283. /* 0x61000000 PCI Self Config. */
  284. /* 0x62000000 PCI Config. */
  285. /* 0x63000000 PCI IO. */
  286. /* 0x64000000 PCI mem 0. */
  287. /* 0x68000000 PCI mem 1. */
  288. /* 0x6c000000 PCI mem 2. */
  289. /* ??? Hack to map an additional page of ram for the secondary CPU
  290. startup code. I guess this works on real hardware because the
  291. BootROM happens to be in ROM/flash or in memory that isn't clobbered
  292. until after Linux boots the secondary CPUs. */
  293. memory_region_init_ram(ram_hack, "realview.hack", 0x1000);
  294. vmstate_register_ram_global(ram_hack);
  295. memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack);
  296. realview_binfo.ram_size = ram_size;
  297. realview_binfo.kernel_filename = kernel_filename;
  298. realview_binfo.kernel_cmdline = kernel_cmdline;
  299. realview_binfo.initrd_filename = initrd_filename;
  300. realview_binfo.nb_cpus = smp_cpus;
  301. realview_binfo.board_id = realview_board_id[board_type];
  302. realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0);
  303. arm_load_kernel(arm_env_get_cpu(first_cpu), &realview_binfo);
  304. }
  305. static void realview_eb_init(ram_addr_t ram_size,
  306. const char *boot_device,
  307. const char *kernel_filename, const char *kernel_cmdline,
  308. const char *initrd_filename, const char *cpu_model)
  309. {
  310. if (!cpu_model) {
  311. cpu_model = "arm926";
  312. }
  313. realview_init(ram_size, boot_device, kernel_filename, kernel_cmdline,
  314. initrd_filename, cpu_model, BOARD_EB);
  315. }
  316. static void realview_eb_mpcore_init(ram_addr_t ram_size,
  317. const char *boot_device,
  318. const char *kernel_filename, const char *kernel_cmdline,
  319. const char *initrd_filename, const char *cpu_model)
  320. {
  321. if (!cpu_model) {
  322. cpu_model = "arm11mpcore";
  323. }
  324. realview_init(ram_size, boot_device, kernel_filename, kernel_cmdline,
  325. initrd_filename, cpu_model, BOARD_EB_MPCORE);
  326. }
  327. static void realview_pb_a8_init(ram_addr_t ram_size,
  328. const char *boot_device,
  329. const char *kernel_filename, const char *kernel_cmdline,
  330. const char *initrd_filename, const char *cpu_model)
  331. {
  332. if (!cpu_model) {
  333. cpu_model = "cortex-a8";
  334. }
  335. realview_init(ram_size, boot_device, kernel_filename, kernel_cmdline,
  336. initrd_filename, cpu_model, BOARD_PB_A8);
  337. }
  338. static void realview_pbx_a9_init(ram_addr_t ram_size,
  339. const char *boot_device,
  340. const char *kernel_filename, const char *kernel_cmdline,
  341. const char *initrd_filename, const char *cpu_model)
  342. {
  343. if (!cpu_model) {
  344. cpu_model = "cortex-a9";
  345. }
  346. realview_init(ram_size, boot_device, kernel_filename, kernel_cmdline,
  347. initrd_filename, cpu_model, BOARD_PBX_A9);
  348. }
  349. static QEMUMachine realview_eb_machine = {
  350. .name = "realview-eb",
  351. .desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)",
  352. .init = realview_eb_init,
  353. .use_scsi = 1,
  354. };
  355. static QEMUMachine realview_eb_mpcore_machine = {
  356. .name = "realview-eb-mpcore",
  357. .desc = "ARM RealView Emulation Baseboard (ARM11MPCore)",
  358. .init = realview_eb_mpcore_init,
  359. .use_scsi = 1,
  360. .max_cpus = 4,
  361. };
  362. static QEMUMachine realview_pb_a8_machine = {
  363. .name = "realview-pb-a8",
  364. .desc = "ARM RealView Platform Baseboard for Cortex-A8",
  365. .init = realview_pb_a8_init,
  366. };
  367. static QEMUMachine realview_pbx_a9_machine = {
  368. .name = "realview-pbx-a9",
  369. .desc = "ARM RealView Platform Baseboard Explore for Cortex-A9",
  370. .init = realview_pbx_a9_init,
  371. .use_scsi = 1,
  372. .max_cpus = 4,
  373. };
  374. static void realview_machine_init(void)
  375. {
  376. qemu_register_machine(&realview_eb_machine);
  377. qemu_register_machine(&realview_eb_mpcore_machine);
  378. qemu_register_machine(&realview_pb_a8_machine);
  379. qemu_register_machine(&realview_pbx_a9_machine);
  380. }
  381. machine_init(realview_machine_init);