qxl.c 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242
  1. /*
  2. * Copyright (C) 2010 Red Hat, Inc.
  3. *
  4. * written by Yaniv Kamay, Izik Eidus, Gerd Hoffmann
  5. * maintained by Gerd Hoffmann <kraxel@redhat.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu-common.h"
  21. #include "qemu-timer.h"
  22. #include "qemu-queue.h"
  23. #include "monitor.h"
  24. #include "sysemu.h"
  25. #include "trace.h"
  26. #include "qxl.h"
  27. #ifndef CONFIG_QXL_IO_MONITORS_CONFIG_ASYNC
  28. /* spice-protocol is too old, add missing definitions */
  29. #define QXL_IO_MONITORS_CONFIG_ASYNC (QXL_IO_FLUSH_RELEASE + 1)
  30. #endif
  31. /*
  32. * NOTE: SPICE_RING_PROD_ITEM accesses memory on the pci bar and as
  33. * such can be changed by the guest, so to avoid a guest trigerrable
  34. * abort we just qxl_set_guest_bug and set the return to NULL. Still
  35. * it may happen as a result of emulator bug as well.
  36. */
  37. #undef SPICE_RING_PROD_ITEM
  38. #define SPICE_RING_PROD_ITEM(qxl, r, ret) { \
  39. typeof(r) start = r; \
  40. typeof(r) end = r + 1; \
  41. uint32_t prod = (r)->prod & SPICE_RING_INDEX_MASK(r); \
  42. typeof(&(r)->items[prod]) m_item = &(r)->items[prod]; \
  43. if (!((uint8_t*)m_item >= (uint8_t*)(start) && (uint8_t*)(m_item + 1) <= (uint8_t*)(end))) { \
  44. qxl_set_guest_bug(qxl, "SPICE_RING_PROD_ITEM indices mismatch " \
  45. "! %p <= %p < %p", (uint8_t *)start, \
  46. (uint8_t *)m_item, (uint8_t *)end); \
  47. ret = NULL; \
  48. } else { \
  49. ret = &m_item->el; \
  50. } \
  51. }
  52. #undef SPICE_RING_CONS_ITEM
  53. #define SPICE_RING_CONS_ITEM(qxl, r, ret) { \
  54. typeof(r) start = r; \
  55. typeof(r) end = r + 1; \
  56. uint32_t cons = (r)->cons & SPICE_RING_INDEX_MASK(r); \
  57. typeof(&(r)->items[cons]) m_item = &(r)->items[cons]; \
  58. if (!((uint8_t*)m_item >= (uint8_t*)(start) && (uint8_t*)(m_item + 1) <= (uint8_t*)(end))) { \
  59. qxl_set_guest_bug(qxl, "SPICE_RING_CONS_ITEM indices mismatch " \
  60. "! %p <= %p < %p", (uint8_t *)start, \
  61. (uint8_t *)m_item, (uint8_t *)end); \
  62. ret = NULL; \
  63. } else { \
  64. ret = &m_item->el; \
  65. } \
  66. }
  67. #undef ALIGN
  68. #define ALIGN(a, b) (((a) + ((b) - 1)) & ~((b) - 1))
  69. #define PIXEL_SIZE 0.2936875 //1280x1024 is 14.8" x 11.9"
  70. #define QXL_MODE(_x, _y, _b, _o) \
  71. { .x_res = _x, \
  72. .y_res = _y, \
  73. .bits = _b, \
  74. .stride = (_x) * (_b) / 8, \
  75. .x_mili = PIXEL_SIZE * (_x), \
  76. .y_mili = PIXEL_SIZE * (_y), \
  77. .orientation = _o, \
  78. }
  79. #define QXL_MODE_16_32(x_res, y_res, orientation) \
  80. QXL_MODE(x_res, y_res, 16, orientation), \
  81. QXL_MODE(x_res, y_res, 32, orientation)
  82. #define QXL_MODE_EX(x_res, y_res) \
  83. QXL_MODE_16_32(x_res, y_res, 0), \
  84. QXL_MODE_16_32(y_res, x_res, 1), \
  85. QXL_MODE_16_32(x_res, y_res, 2), \
  86. QXL_MODE_16_32(y_res, x_res, 3)
  87. static QXLMode qxl_modes[] = {
  88. QXL_MODE_EX(640, 480),
  89. QXL_MODE_EX(800, 480),
  90. QXL_MODE_EX(800, 600),
  91. QXL_MODE_EX(832, 624),
  92. QXL_MODE_EX(960, 640),
  93. QXL_MODE_EX(1024, 600),
  94. QXL_MODE_EX(1024, 768),
  95. QXL_MODE_EX(1152, 864),
  96. QXL_MODE_EX(1152, 870),
  97. QXL_MODE_EX(1280, 720),
  98. QXL_MODE_EX(1280, 760),
  99. QXL_MODE_EX(1280, 768),
  100. QXL_MODE_EX(1280, 800),
  101. QXL_MODE_EX(1280, 960),
  102. QXL_MODE_EX(1280, 1024),
  103. QXL_MODE_EX(1360, 768),
  104. QXL_MODE_EX(1366, 768),
  105. QXL_MODE_EX(1400, 1050),
  106. QXL_MODE_EX(1440, 900),
  107. QXL_MODE_EX(1600, 900),
  108. QXL_MODE_EX(1600, 1200),
  109. QXL_MODE_EX(1680, 1050),
  110. QXL_MODE_EX(1920, 1080),
  111. /* these modes need more than 8 MB video memory */
  112. QXL_MODE_EX(1920, 1200),
  113. QXL_MODE_EX(1920, 1440),
  114. QXL_MODE_EX(2048, 1536),
  115. QXL_MODE_EX(2560, 1440),
  116. QXL_MODE_EX(2560, 1600),
  117. /* these modes need more than 16 MB video memory */
  118. QXL_MODE_EX(2560, 2048),
  119. QXL_MODE_EX(2800, 2100),
  120. QXL_MODE_EX(3200, 2400),
  121. };
  122. static PCIQXLDevice *qxl0;
  123. static void qxl_send_events(PCIQXLDevice *d, uint32_t events);
  124. static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async);
  125. static void qxl_reset_memslots(PCIQXLDevice *d);
  126. static void qxl_reset_surfaces(PCIQXLDevice *d);
  127. static void qxl_ring_set_dirty(PCIQXLDevice *qxl);
  128. void qxl_set_guest_bug(PCIQXLDevice *qxl, const char *msg, ...)
  129. {
  130. trace_qxl_set_guest_bug(qxl->id);
  131. qxl_send_events(qxl, QXL_INTERRUPT_ERROR);
  132. qxl->guest_bug = 1;
  133. if (qxl->guestdebug) {
  134. va_list ap;
  135. va_start(ap, msg);
  136. fprintf(stderr, "qxl-%d: guest bug: ", qxl->id);
  137. vfprintf(stderr, msg, ap);
  138. fprintf(stderr, "\n");
  139. va_end(ap);
  140. }
  141. }
  142. static void qxl_clear_guest_bug(PCIQXLDevice *qxl)
  143. {
  144. qxl->guest_bug = 0;
  145. }
  146. void qxl_spice_update_area(PCIQXLDevice *qxl, uint32_t surface_id,
  147. struct QXLRect *area, struct QXLRect *dirty_rects,
  148. uint32_t num_dirty_rects,
  149. uint32_t clear_dirty_region,
  150. qxl_async_io async, struct QXLCookie *cookie)
  151. {
  152. trace_qxl_spice_update_area(qxl->id, surface_id, area->left, area->right,
  153. area->top, area->bottom);
  154. trace_qxl_spice_update_area_rest(qxl->id, num_dirty_rects,
  155. clear_dirty_region);
  156. if (async == QXL_SYNC) {
  157. qxl->ssd.worker->update_area(qxl->ssd.worker, surface_id, area,
  158. dirty_rects, num_dirty_rects, clear_dirty_region);
  159. } else {
  160. assert(cookie != NULL);
  161. spice_qxl_update_area_async(&qxl->ssd.qxl, surface_id, area,
  162. clear_dirty_region, (uintptr_t)cookie);
  163. }
  164. }
  165. static void qxl_spice_destroy_surface_wait_complete(PCIQXLDevice *qxl,
  166. uint32_t id)
  167. {
  168. trace_qxl_spice_destroy_surface_wait_complete(qxl->id, id);
  169. qemu_mutex_lock(&qxl->track_lock);
  170. qxl->guest_surfaces.cmds[id] = 0;
  171. qxl->guest_surfaces.count--;
  172. qemu_mutex_unlock(&qxl->track_lock);
  173. }
  174. static void qxl_spice_destroy_surface_wait(PCIQXLDevice *qxl, uint32_t id,
  175. qxl_async_io async)
  176. {
  177. QXLCookie *cookie;
  178. trace_qxl_spice_destroy_surface_wait(qxl->id, id, async);
  179. if (async) {
  180. cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO,
  181. QXL_IO_DESTROY_SURFACE_ASYNC);
  182. cookie->u.surface_id = id;
  183. spice_qxl_destroy_surface_async(&qxl->ssd.qxl, id, (uintptr_t)cookie);
  184. } else {
  185. qxl->ssd.worker->destroy_surface_wait(qxl->ssd.worker, id);
  186. qxl_spice_destroy_surface_wait_complete(qxl, id);
  187. }
  188. }
  189. static void qxl_spice_flush_surfaces_async(PCIQXLDevice *qxl)
  190. {
  191. trace_qxl_spice_flush_surfaces_async(qxl->id, qxl->guest_surfaces.count,
  192. qxl->num_free_res);
  193. spice_qxl_flush_surfaces_async(&qxl->ssd.qxl,
  194. (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO,
  195. QXL_IO_FLUSH_SURFACES_ASYNC));
  196. }
  197. void qxl_spice_loadvm_commands(PCIQXLDevice *qxl, struct QXLCommandExt *ext,
  198. uint32_t count)
  199. {
  200. trace_qxl_spice_loadvm_commands(qxl->id, ext, count);
  201. qxl->ssd.worker->loadvm_commands(qxl->ssd.worker, ext, count);
  202. }
  203. void qxl_spice_oom(PCIQXLDevice *qxl)
  204. {
  205. trace_qxl_spice_oom(qxl->id);
  206. qxl->ssd.worker->oom(qxl->ssd.worker);
  207. }
  208. void qxl_spice_reset_memslots(PCIQXLDevice *qxl)
  209. {
  210. trace_qxl_spice_reset_memslots(qxl->id);
  211. qxl->ssd.worker->reset_memslots(qxl->ssd.worker);
  212. }
  213. static void qxl_spice_destroy_surfaces_complete(PCIQXLDevice *qxl)
  214. {
  215. trace_qxl_spice_destroy_surfaces_complete(qxl->id);
  216. qemu_mutex_lock(&qxl->track_lock);
  217. memset(&qxl->guest_surfaces.cmds, 0, sizeof(qxl->guest_surfaces.cmds));
  218. qxl->guest_surfaces.count = 0;
  219. qemu_mutex_unlock(&qxl->track_lock);
  220. }
  221. static void qxl_spice_destroy_surfaces(PCIQXLDevice *qxl, qxl_async_io async)
  222. {
  223. trace_qxl_spice_destroy_surfaces(qxl->id, async);
  224. if (async) {
  225. spice_qxl_destroy_surfaces_async(&qxl->ssd.qxl,
  226. (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO,
  227. QXL_IO_DESTROY_ALL_SURFACES_ASYNC));
  228. } else {
  229. qxl->ssd.worker->destroy_surfaces(qxl->ssd.worker);
  230. qxl_spice_destroy_surfaces_complete(qxl);
  231. }
  232. }
  233. static void qxl_spice_monitors_config_async(PCIQXLDevice *qxl, int replay)
  234. {
  235. trace_qxl_spice_monitors_config(qxl->id);
  236. /* 0x000b01 == 0.11.1 */
  237. #if SPICE_SERVER_VERSION >= 0x000b01 && \
  238. defined(CONFIG_QXL_IO_MONITORS_CONFIG_ASYNC)
  239. if (replay) {
  240. /*
  241. * don't use QXL_COOKIE_TYPE_IO:
  242. * - we are not running yet (post_load), we will assert
  243. * in send_events
  244. * - this is not a guest io, but a reply, so async_io isn't set.
  245. */
  246. spice_qxl_monitors_config_async(&qxl->ssd.qxl,
  247. qxl->guest_monitors_config,
  248. MEMSLOT_GROUP_GUEST,
  249. (uintptr_t)qxl_cookie_new(
  250. QXL_COOKIE_TYPE_POST_LOAD_MONITORS_CONFIG,
  251. 0));
  252. } else {
  253. qxl->guest_monitors_config = qxl->ram->monitors_config;
  254. spice_qxl_monitors_config_async(&qxl->ssd.qxl,
  255. qxl->ram->monitors_config,
  256. MEMSLOT_GROUP_GUEST,
  257. (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO,
  258. QXL_IO_MONITORS_CONFIG_ASYNC));
  259. }
  260. #else
  261. fprintf(stderr, "qxl: too old spice-protocol/spice-server for "
  262. "QXL_IO_MONITORS_CONFIG_ASYNC\n");
  263. #endif
  264. }
  265. void qxl_spice_reset_image_cache(PCIQXLDevice *qxl)
  266. {
  267. trace_qxl_spice_reset_image_cache(qxl->id);
  268. qxl->ssd.worker->reset_image_cache(qxl->ssd.worker);
  269. }
  270. void qxl_spice_reset_cursor(PCIQXLDevice *qxl)
  271. {
  272. trace_qxl_spice_reset_cursor(qxl->id);
  273. qxl->ssd.worker->reset_cursor(qxl->ssd.worker);
  274. qemu_mutex_lock(&qxl->track_lock);
  275. qxl->guest_cursor = 0;
  276. qemu_mutex_unlock(&qxl->track_lock);
  277. }
  278. static inline uint32_t msb_mask(uint32_t val)
  279. {
  280. uint32_t mask;
  281. do {
  282. mask = ~(val - 1) & val;
  283. val &= ~mask;
  284. } while (mask < val);
  285. return mask;
  286. }
  287. static ram_addr_t qxl_rom_size(void)
  288. {
  289. uint32_t rom_size = sizeof(QXLRom) + sizeof(QXLModes) + sizeof(qxl_modes);
  290. rom_size = MAX(rom_size, TARGET_PAGE_SIZE);
  291. rom_size = msb_mask(rom_size * 2 - 1);
  292. return rom_size;
  293. }
  294. static void init_qxl_rom(PCIQXLDevice *d)
  295. {
  296. QXLRom *rom = memory_region_get_ram_ptr(&d->rom_bar);
  297. QXLModes *modes = (QXLModes *)(rom + 1);
  298. uint32_t ram_header_size;
  299. uint32_t surface0_area_size;
  300. uint32_t num_pages;
  301. uint32_t fb;
  302. int i, n;
  303. memset(rom, 0, d->rom_size);
  304. rom->magic = cpu_to_le32(QXL_ROM_MAGIC);
  305. rom->id = cpu_to_le32(d->id);
  306. rom->log_level = cpu_to_le32(d->guestdebug);
  307. rom->modes_offset = cpu_to_le32(sizeof(QXLRom));
  308. rom->slot_gen_bits = MEMSLOT_GENERATION_BITS;
  309. rom->slot_id_bits = MEMSLOT_SLOT_BITS;
  310. rom->slots_start = 1;
  311. rom->slots_end = NUM_MEMSLOTS - 1;
  312. rom->n_surfaces = cpu_to_le32(NUM_SURFACES);
  313. for (i = 0, n = 0; i < ARRAY_SIZE(qxl_modes); i++) {
  314. fb = qxl_modes[i].y_res * qxl_modes[i].stride;
  315. if (fb > d->vgamem_size) {
  316. continue;
  317. }
  318. modes->modes[n].id = cpu_to_le32(i);
  319. modes->modes[n].x_res = cpu_to_le32(qxl_modes[i].x_res);
  320. modes->modes[n].y_res = cpu_to_le32(qxl_modes[i].y_res);
  321. modes->modes[n].bits = cpu_to_le32(qxl_modes[i].bits);
  322. modes->modes[n].stride = cpu_to_le32(qxl_modes[i].stride);
  323. modes->modes[n].x_mili = cpu_to_le32(qxl_modes[i].x_mili);
  324. modes->modes[n].y_mili = cpu_to_le32(qxl_modes[i].y_mili);
  325. modes->modes[n].orientation = cpu_to_le32(qxl_modes[i].orientation);
  326. n++;
  327. }
  328. modes->n_modes = cpu_to_le32(n);
  329. ram_header_size = ALIGN(sizeof(QXLRam), 4096);
  330. surface0_area_size = ALIGN(d->vgamem_size, 4096);
  331. num_pages = d->vga.vram_size;
  332. num_pages -= ram_header_size;
  333. num_pages -= surface0_area_size;
  334. num_pages = num_pages / TARGET_PAGE_SIZE;
  335. rom->draw_area_offset = cpu_to_le32(0);
  336. rom->surface0_area_size = cpu_to_le32(surface0_area_size);
  337. rom->pages_offset = cpu_to_le32(surface0_area_size);
  338. rom->num_pages = cpu_to_le32(num_pages);
  339. rom->ram_header_offset = cpu_to_le32(d->vga.vram_size - ram_header_size);
  340. d->shadow_rom = *rom;
  341. d->rom = rom;
  342. d->modes = modes;
  343. }
  344. static void init_qxl_ram(PCIQXLDevice *d)
  345. {
  346. uint8_t *buf;
  347. uint64_t *item;
  348. buf = d->vga.vram_ptr;
  349. d->ram = (QXLRam *)(buf + le32_to_cpu(d->shadow_rom.ram_header_offset));
  350. d->ram->magic = cpu_to_le32(QXL_RAM_MAGIC);
  351. d->ram->int_pending = cpu_to_le32(0);
  352. d->ram->int_mask = cpu_to_le32(0);
  353. d->ram->update_surface = 0;
  354. SPICE_RING_INIT(&d->ram->cmd_ring);
  355. SPICE_RING_INIT(&d->ram->cursor_ring);
  356. SPICE_RING_INIT(&d->ram->release_ring);
  357. SPICE_RING_PROD_ITEM(d, &d->ram->release_ring, item);
  358. assert(item);
  359. *item = 0;
  360. qxl_ring_set_dirty(d);
  361. }
  362. /* can be called from spice server thread context */
  363. static void qxl_set_dirty(MemoryRegion *mr, ram_addr_t addr, ram_addr_t end)
  364. {
  365. memory_region_set_dirty(mr, addr, end - addr);
  366. }
  367. static void qxl_rom_set_dirty(PCIQXLDevice *qxl)
  368. {
  369. qxl_set_dirty(&qxl->rom_bar, 0, qxl->rom_size);
  370. }
  371. /* called from spice server thread context only */
  372. static void qxl_ram_set_dirty(PCIQXLDevice *qxl, void *ptr)
  373. {
  374. void *base = qxl->vga.vram_ptr;
  375. intptr_t offset;
  376. offset = ptr - base;
  377. offset &= ~(TARGET_PAGE_SIZE-1);
  378. assert(offset < qxl->vga.vram_size);
  379. qxl_set_dirty(&qxl->vga.vram, offset, offset + TARGET_PAGE_SIZE);
  380. }
  381. /* can be called from spice server thread context */
  382. static void qxl_ring_set_dirty(PCIQXLDevice *qxl)
  383. {
  384. ram_addr_t addr = qxl->shadow_rom.ram_header_offset;
  385. ram_addr_t end = qxl->vga.vram_size;
  386. qxl_set_dirty(&qxl->vga.vram, addr, end);
  387. }
  388. /*
  389. * keep track of some command state, for savevm/loadvm.
  390. * called from spice server thread context only
  391. */
  392. static int qxl_track_command(PCIQXLDevice *qxl, struct QXLCommandExt *ext)
  393. {
  394. switch (le32_to_cpu(ext->cmd.type)) {
  395. case QXL_CMD_SURFACE:
  396. {
  397. QXLSurfaceCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id);
  398. if (!cmd) {
  399. return 1;
  400. }
  401. uint32_t id = le32_to_cpu(cmd->surface_id);
  402. if (id >= NUM_SURFACES) {
  403. qxl_set_guest_bug(qxl, "QXL_CMD_SURFACE id %d >= %d", id,
  404. NUM_SURFACES);
  405. return 1;
  406. }
  407. qemu_mutex_lock(&qxl->track_lock);
  408. if (cmd->type == QXL_SURFACE_CMD_CREATE) {
  409. qxl->guest_surfaces.cmds[id] = ext->cmd.data;
  410. qxl->guest_surfaces.count++;
  411. if (qxl->guest_surfaces.max < qxl->guest_surfaces.count)
  412. qxl->guest_surfaces.max = qxl->guest_surfaces.count;
  413. }
  414. if (cmd->type == QXL_SURFACE_CMD_DESTROY) {
  415. qxl->guest_surfaces.cmds[id] = 0;
  416. qxl->guest_surfaces.count--;
  417. }
  418. qemu_mutex_unlock(&qxl->track_lock);
  419. break;
  420. }
  421. case QXL_CMD_CURSOR:
  422. {
  423. QXLCursorCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id);
  424. if (!cmd) {
  425. return 1;
  426. }
  427. if (cmd->type == QXL_CURSOR_SET) {
  428. qemu_mutex_lock(&qxl->track_lock);
  429. qxl->guest_cursor = ext->cmd.data;
  430. qemu_mutex_unlock(&qxl->track_lock);
  431. }
  432. break;
  433. }
  434. }
  435. return 0;
  436. }
  437. /* spice display interface callbacks */
  438. static void interface_attach_worker(QXLInstance *sin, QXLWorker *qxl_worker)
  439. {
  440. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  441. trace_qxl_interface_attach_worker(qxl->id);
  442. qxl->ssd.worker = qxl_worker;
  443. }
  444. static void interface_set_compression_level(QXLInstance *sin, int level)
  445. {
  446. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  447. trace_qxl_interface_set_compression_level(qxl->id, level);
  448. qxl->shadow_rom.compression_level = cpu_to_le32(level);
  449. qxl->rom->compression_level = cpu_to_le32(level);
  450. qxl_rom_set_dirty(qxl);
  451. }
  452. static void interface_set_mm_time(QXLInstance *sin, uint32_t mm_time)
  453. {
  454. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  455. trace_qxl_interface_set_mm_time(qxl->id, mm_time);
  456. qxl->shadow_rom.mm_clock = cpu_to_le32(mm_time);
  457. qxl->rom->mm_clock = cpu_to_le32(mm_time);
  458. qxl_rom_set_dirty(qxl);
  459. }
  460. static void interface_get_init_info(QXLInstance *sin, QXLDevInitInfo *info)
  461. {
  462. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  463. trace_qxl_interface_get_init_info(qxl->id);
  464. info->memslot_gen_bits = MEMSLOT_GENERATION_BITS;
  465. info->memslot_id_bits = MEMSLOT_SLOT_BITS;
  466. info->num_memslots = NUM_MEMSLOTS;
  467. info->num_memslots_groups = NUM_MEMSLOTS_GROUPS;
  468. info->internal_groupslot_id = 0;
  469. info->qxl_ram_size = le32_to_cpu(qxl->shadow_rom.num_pages) << TARGET_PAGE_BITS;
  470. info->n_surfaces = NUM_SURFACES;
  471. }
  472. static const char *qxl_mode_to_string(int mode)
  473. {
  474. switch (mode) {
  475. case QXL_MODE_COMPAT:
  476. return "compat";
  477. case QXL_MODE_NATIVE:
  478. return "native";
  479. case QXL_MODE_UNDEFINED:
  480. return "undefined";
  481. case QXL_MODE_VGA:
  482. return "vga";
  483. }
  484. return "INVALID";
  485. }
  486. static const char *io_port_to_string(uint32_t io_port)
  487. {
  488. if (io_port >= QXL_IO_RANGE_SIZE) {
  489. return "out of range";
  490. }
  491. static const char *io_port_to_string[QXL_IO_RANGE_SIZE + 1] = {
  492. [QXL_IO_NOTIFY_CMD] = "QXL_IO_NOTIFY_CMD",
  493. [QXL_IO_NOTIFY_CURSOR] = "QXL_IO_NOTIFY_CURSOR",
  494. [QXL_IO_UPDATE_AREA] = "QXL_IO_UPDATE_AREA",
  495. [QXL_IO_UPDATE_IRQ] = "QXL_IO_UPDATE_IRQ",
  496. [QXL_IO_NOTIFY_OOM] = "QXL_IO_NOTIFY_OOM",
  497. [QXL_IO_RESET] = "QXL_IO_RESET",
  498. [QXL_IO_SET_MODE] = "QXL_IO_SET_MODE",
  499. [QXL_IO_LOG] = "QXL_IO_LOG",
  500. [QXL_IO_MEMSLOT_ADD] = "QXL_IO_MEMSLOT_ADD",
  501. [QXL_IO_MEMSLOT_DEL] = "QXL_IO_MEMSLOT_DEL",
  502. [QXL_IO_DETACH_PRIMARY] = "QXL_IO_DETACH_PRIMARY",
  503. [QXL_IO_ATTACH_PRIMARY] = "QXL_IO_ATTACH_PRIMARY",
  504. [QXL_IO_CREATE_PRIMARY] = "QXL_IO_CREATE_PRIMARY",
  505. [QXL_IO_DESTROY_PRIMARY] = "QXL_IO_DESTROY_PRIMARY",
  506. [QXL_IO_DESTROY_SURFACE_WAIT] = "QXL_IO_DESTROY_SURFACE_WAIT",
  507. [QXL_IO_DESTROY_ALL_SURFACES] = "QXL_IO_DESTROY_ALL_SURFACES",
  508. [QXL_IO_UPDATE_AREA_ASYNC] = "QXL_IO_UPDATE_AREA_ASYNC",
  509. [QXL_IO_MEMSLOT_ADD_ASYNC] = "QXL_IO_MEMSLOT_ADD_ASYNC",
  510. [QXL_IO_CREATE_PRIMARY_ASYNC] = "QXL_IO_CREATE_PRIMARY_ASYNC",
  511. [QXL_IO_DESTROY_PRIMARY_ASYNC] = "QXL_IO_DESTROY_PRIMARY_ASYNC",
  512. [QXL_IO_DESTROY_SURFACE_ASYNC] = "QXL_IO_DESTROY_SURFACE_ASYNC",
  513. [QXL_IO_DESTROY_ALL_SURFACES_ASYNC]
  514. = "QXL_IO_DESTROY_ALL_SURFACES_ASYNC",
  515. [QXL_IO_FLUSH_SURFACES_ASYNC] = "QXL_IO_FLUSH_SURFACES_ASYNC",
  516. [QXL_IO_FLUSH_RELEASE] = "QXL_IO_FLUSH_RELEASE",
  517. [QXL_IO_MONITORS_CONFIG_ASYNC] = "QXL_IO_MONITORS_CONFIG_ASYNC",
  518. };
  519. return io_port_to_string[io_port];
  520. }
  521. /* called from spice server thread context only */
  522. static int interface_get_command(QXLInstance *sin, struct QXLCommandExt *ext)
  523. {
  524. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  525. SimpleSpiceUpdate *update;
  526. QXLCommandRing *ring;
  527. QXLCommand *cmd;
  528. int notify, ret;
  529. trace_qxl_ring_command_check(qxl->id, qxl_mode_to_string(qxl->mode));
  530. switch (qxl->mode) {
  531. case QXL_MODE_VGA:
  532. ret = false;
  533. qemu_mutex_lock(&qxl->ssd.lock);
  534. if (qxl->ssd.update != NULL) {
  535. update = qxl->ssd.update;
  536. qxl->ssd.update = NULL;
  537. *ext = update->ext;
  538. ret = true;
  539. }
  540. qemu_mutex_unlock(&qxl->ssd.lock);
  541. if (ret) {
  542. trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode));
  543. qxl_log_command(qxl, "vga", ext);
  544. }
  545. return ret;
  546. case QXL_MODE_COMPAT:
  547. case QXL_MODE_NATIVE:
  548. case QXL_MODE_UNDEFINED:
  549. ring = &qxl->ram->cmd_ring;
  550. if (qxl->guest_bug || SPICE_RING_IS_EMPTY(ring)) {
  551. return false;
  552. }
  553. SPICE_RING_CONS_ITEM(qxl, ring, cmd);
  554. if (!cmd) {
  555. return false;
  556. }
  557. ext->cmd = *cmd;
  558. ext->group_id = MEMSLOT_GROUP_GUEST;
  559. ext->flags = qxl->cmdflags;
  560. SPICE_RING_POP(ring, notify);
  561. qxl_ring_set_dirty(qxl);
  562. if (notify) {
  563. qxl_send_events(qxl, QXL_INTERRUPT_DISPLAY);
  564. }
  565. qxl->guest_primary.commands++;
  566. qxl_track_command(qxl, ext);
  567. qxl_log_command(qxl, "cmd", ext);
  568. trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode));
  569. return true;
  570. default:
  571. return false;
  572. }
  573. }
  574. /* called from spice server thread context only */
  575. static int interface_req_cmd_notification(QXLInstance *sin)
  576. {
  577. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  578. int wait = 1;
  579. trace_qxl_ring_command_req_notification(qxl->id);
  580. switch (qxl->mode) {
  581. case QXL_MODE_COMPAT:
  582. case QXL_MODE_NATIVE:
  583. case QXL_MODE_UNDEFINED:
  584. SPICE_RING_CONS_WAIT(&qxl->ram->cmd_ring, wait);
  585. qxl_ring_set_dirty(qxl);
  586. break;
  587. default:
  588. /* nothing */
  589. break;
  590. }
  591. return wait;
  592. }
  593. /* called from spice server thread context only */
  594. static inline void qxl_push_free_res(PCIQXLDevice *d, int flush)
  595. {
  596. QXLReleaseRing *ring = &d->ram->release_ring;
  597. uint64_t *item;
  598. int notify;
  599. #define QXL_FREE_BUNCH_SIZE 32
  600. if (ring->prod - ring->cons + 1 == ring->num_items) {
  601. /* ring full -- can't push */
  602. return;
  603. }
  604. if (!flush && d->oom_running) {
  605. /* collect everything from oom handler before pushing */
  606. return;
  607. }
  608. if (!flush && d->num_free_res < QXL_FREE_BUNCH_SIZE) {
  609. /* collect a bit more before pushing */
  610. return;
  611. }
  612. SPICE_RING_PUSH(ring, notify);
  613. trace_qxl_ring_res_push(d->id, qxl_mode_to_string(d->mode),
  614. d->guest_surfaces.count, d->num_free_res,
  615. d->last_release, notify ? "yes" : "no");
  616. trace_qxl_ring_res_push_rest(d->id, ring->prod - ring->cons,
  617. ring->num_items, ring->prod, ring->cons);
  618. if (notify) {
  619. qxl_send_events(d, QXL_INTERRUPT_DISPLAY);
  620. }
  621. SPICE_RING_PROD_ITEM(d, ring, item);
  622. if (!item) {
  623. return;
  624. }
  625. *item = 0;
  626. d->num_free_res = 0;
  627. d->last_release = NULL;
  628. qxl_ring_set_dirty(d);
  629. }
  630. /* called from spice server thread context only */
  631. static void interface_release_resource(QXLInstance *sin,
  632. struct QXLReleaseInfoExt ext)
  633. {
  634. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  635. QXLReleaseRing *ring;
  636. uint64_t *item, id;
  637. if (ext.group_id == MEMSLOT_GROUP_HOST) {
  638. /* host group -> vga mode update request */
  639. qemu_spice_destroy_update(&qxl->ssd, (void *)(intptr_t)ext.info->id);
  640. return;
  641. }
  642. /*
  643. * ext->info points into guest-visible memory
  644. * pci bar 0, $command.release_info
  645. */
  646. ring = &qxl->ram->release_ring;
  647. SPICE_RING_PROD_ITEM(qxl, ring, item);
  648. if (!item) {
  649. return;
  650. }
  651. if (*item == 0) {
  652. /* stick head into the ring */
  653. id = ext.info->id;
  654. ext.info->next = 0;
  655. qxl_ram_set_dirty(qxl, &ext.info->next);
  656. *item = id;
  657. qxl_ring_set_dirty(qxl);
  658. } else {
  659. /* append item to the list */
  660. qxl->last_release->next = ext.info->id;
  661. qxl_ram_set_dirty(qxl, &qxl->last_release->next);
  662. ext.info->next = 0;
  663. qxl_ram_set_dirty(qxl, &ext.info->next);
  664. }
  665. qxl->last_release = ext.info;
  666. qxl->num_free_res++;
  667. trace_qxl_ring_res_put(qxl->id, qxl->num_free_res);
  668. qxl_push_free_res(qxl, 0);
  669. }
  670. /* called from spice server thread context only */
  671. static int interface_get_cursor_command(QXLInstance *sin, struct QXLCommandExt *ext)
  672. {
  673. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  674. QXLCursorRing *ring;
  675. QXLCommand *cmd;
  676. int notify;
  677. trace_qxl_ring_cursor_check(qxl->id, qxl_mode_to_string(qxl->mode));
  678. switch (qxl->mode) {
  679. case QXL_MODE_COMPAT:
  680. case QXL_MODE_NATIVE:
  681. case QXL_MODE_UNDEFINED:
  682. ring = &qxl->ram->cursor_ring;
  683. if (SPICE_RING_IS_EMPTY(ring)) {
  684. return false;
  685. }
  686. SPICE_RING_CONS_ITEM(qxl, ring, cmd);
  687. if (!cmd) {
  688. return false;
  689. }
  690. ext->cmd = *cmd;
  691. ext->group_id = MEMSLOT_GROUP_GUEST;
  692. ext->flags = qxl->cmdflags;
  693. SPICE_RING_POP(ring, notify);
  694. qxl_ring_set_dirty(qxl);
  695. if (notify) {
  696. qxl_send_events(qxl, QXL_INTERRUPT_CURSOR);
  697. }
  698. qxl->guest_primary.commands++;
  699. qxl_track_command(qxl, ext);
  700. qxl_log_command(qxl, "csr", ext);
  701. if (qxl->id == 0) {
  702. qxl_render_cursor(qxl, ext);
  703. }
  704. trace_qxl_ring_cursor_get(qxl->id, qxl_mode_to_string(qxl->mode));
  705. return true;
  706. default:
  707. return false;
  708. }
  709. }
  710. /* called from spice server thread context only */
  711. static int interface_req_cursor_notification(QXLInstance *sin)
  712. {
  713. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  714. int wait = 1;
  715. trace_qxl_ring_cursor_req_notification(qxl->id);
  716. switch (qxl->mode) {
  717. case QXL_MODE_COMPAT:
  718. case QXL_MODE_NATIVE:
  719. case QXL_MODE_UNDEFINED:
  720. SPICE_RING_CONS_WAIT(&qxl->ram->cursor_ring, wait);
  721. qxl_ring_set_dirty(qxl);
  722. break;
  723. default:
  724. /* nothing */
  725. break;
  726. }
  727. return wait;
  728. }
  729. /* called from spice server thread context */
  730. static void interface_notify_update(QXLInstance *sin, uint32_t update_id)
  731. {
  732. /*
  733. * Called by spice-server as a result of a QXL_CMD_UPDATE which is not in
  734. * use by xf86-video-qxl and is defined out in the qxl windows driver.
  735. * Probably was at some earlier version that is prior to git start (2009),
  736. * and is still guest trigerrable.
  737. */
  738. fprintf(stderr, "%s: deprecated\n", __func__);
  739. }
  740. /* called from spice server thread context only */
  741. static int interface_flush_resources(QXLInstance *sin)
  742. {
  743. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  744. int ret;
  745. ret = qxl->num_free_res;
  746. if (ret) {
  747. qxl_push_free_res(qxl, 1);
  748. }
  749. return ret;
  750. }
  751. static void qxl_create_guest_primary_complete(PCIQXLDevice *d);
  752. /* called from spice server thread context only */
  753. static void interface_async_complete_io(PCIQXLDevice *qxl, QXLCookie *cookie)
  754. {
  755. uint32_t current_async;
  756. qemu_mutex_lock(&qxl->async_lock);
  757. current_async = qxl->current_async;
  758. qxl->current_async = QXL_UNDEFINED_IO;
  759. qemu_mutex_unlock(&qxl->async_lock);
  760. trace_qxl_interface_async_complete_io(qxl->id, current_async, cookie);
  761. if (!cookie) {
  762. fprintf(stderr, "qxl: %s: error, cookie is NULL\n", __func__);
  763. return;
  764. }
  765. if (cookie && current_async != cookie->io) {
  766. fprintf(stderr,
  767. "qxl: %s: error: current_async = %d != %"
  768. PRId64 " = cookie->io\n", __func__, current_async, cookie->io);
  769. }
  770. switch (current_async) {
  771. case QXL_IO_MEMSLOT_ADD_ASYNC:
  772. case QXL_IO_DESTROY_PRIMARY_ASYNC:
  773. case QXL_IO_UPDATE_AREA_ASYNC:
  774. case QXL_IO_FLUSH_SURFACES_ASYNC:
  775. case QXL_IO_MONITORS_CONFIG_ASYNC:
  776. break;
  777. case QXL_IO_CREATE_PRIMARY_ASYNC:
  778. qxl_create_guest_primary_complete(qxl);
  779. break;
  780. case QXL_IO_DESTROY_ALL_SURFACES_ASYNC:
  781. qxl_spice_destroy_surfaces_complete(qxl);
  782. break;
  783. case QXL_IO_DESTROY_SURFACE_ASYNC:
  784. qxl_spice_destroy_surface_wait_complete(qxl, cookie->u.surface_id);
  785. break;
  786. default:
  787. fprintf(stderr, "qxl: %s: unexpected current_async %d\n", __func__,
  788. current_async);
  789. }
  790. qxl_send_events(qxl, QXL_INTERRUPT_IO_CMD);
  791. }
  792. /* called from spice server thread context only */
  793. static void interface_update_area_complete(QXLInstance *sin,
  794. uint32_t surface_id,
  795. QXLRect *dirty, uint32_t num_updated_rects)
  796. {
  797. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  798. int i;
  799. int qxl_i;
  800. qemu_mutex_lock(&qxl->ssd.lock);
  801. if (surface_id != 0 || !qxl->render_update_cookie_num) {
  802. qemu_mutex_unlock(&qxl->ssd.lock);
  803. return;
  804. }
  805. trace_qxl_interface_update_area_complete(qxl->id, surface_id, dirty->left,
  806. dirty->right, dirty->top, dirty->bottom);
  807. trace_qxl_interface_update_area_complete_rest(qxl->id, num_updated_rects);
  808. if (qxl->num_dirty_rects + num_updated_rects > QXL_NUM_DIRTY_RECTS) {
  809. /*
  810. * overflow - treat this as a full update. Not expected to be common.
  811. */
  812. trace_qxl_interface_update_area_complete_overflow(qxl->id,
  813. QXL_NUM_DIRTY_RECTS);
  814. qxl->guest_primary.resized = 1;
  815. }
  816. if (qxl->guest_primary.resized) {
  817. /*
  818. * Don't bother copying or scheduling the bh since we will flip
  819. * the whole area anyway on completion of the update_area async call
  820. */
  821. qemu_mutex_unlock(&qxl->ssd.lock);
  822. return;
  823. }
  824. qxl_i = qxl->num_dirty_rects;
  825. for (i = 0; i < num_updated_rects; i++) {
  826. qxl->dirty[qxl_i++] = dirty[i];
  827. }
  828. qxl->num_dirty_rects += num_updated_rects;
  829. trace_qxl_interface_update_area_complete_schedule_bh(qxl->id,
  830. qxl->num_dirty_rects);
  831. qemu_bh_schedule(qxl->update_area_bh);
  832. qemu_mutex_unlock(&qxl->ssd.lock);
  833. }
  834. /* called from spice server thread context only */
  835. static void interface_async_complete(QXLInstance *sin, uint64_t cookie_token)
  836. {
  837. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  838. QXLCookie *cookie = (QXLCookie *)(uintptr_t)cookie_token;
  839. switch (cookie->type) {
  840. case QXL_COOKIE_TYPE_IO:
  841. interface_async_complete_io(qxl, cookie);
  842. g_free(cookie);
  843. break;
  844. case QXL_COOKIE_TYPE_RENDER_UPDATE_AREA:
  845. qxl_render_update_area_done(qxl, cookie);
  846. break;
  847. case QXL_COOKIE_TYPE_POST_LOAD_MONITORS_CONFIG:
  848. break;
  849. default:
  850. fprintf(stderr, "qxl: %s: unexpected cookie type %d\n",
  851. __func__, cookie->type);
  852. g_free(cookie);
  853. }
  854. }
  855. static const QXLInterface qxl_interface = {
  856. .base.type = SPICE_INTERFACE_QXL,
  857. .base.description = "qxl gpu",
  858. .base.major_version = SPICE_INTERFACE_QXL_MAJOR,
  859. .base.minor_version = SPICE_INTERFACE_QXL_MINOR,
  860. .attache_worker = interface_attach_worker,
  861. .set_compression_level = interface_set_compression_level,
  862. .set_mm_time = interface_set_mm_time,
  863. .get_init_info = interface_get_init_info,
  864. /* the callbacks below are called from spice server thread context */
  865. .get_command = interface_get_command,
  866. .req_cmd_notification = interface_req_cmd_notification,
  867. .release_resource = interface_release_resource,
  868. .get_cursor_command = interface_get_cursor_command,
  869. .req_cursor_notification = interface_req_cursor_notification,
  870. .notify_update = interface_notify_update,
  871. .flush_resources = interface_flush_resources,
  872. .async_complete = interface_async_complete,
  873. .update_area_complete = interface_update_area_complete,
  874. };
  875. static void qxl_enter_vga_mode(PCIQXLDevice *d)
  876. {
  877. if (d->mode == QXL_MODE_VGA) {
  878. return;
  879. }
  880. trace_qxl_enter_vga_mode(d->id);
  881. qemu_spice_create_host_primary(&d->ssd);
  882. d->mode = QXL_MODE_VGA;
  883. memset(&d->ssd.dirty, 0, sizeof(d->ssd.dirty));
  884. vga_dirty_log_start(&d->vga);
  885. }
  886. static void qxl_exit_vga_mode(PCIQXLDevice *d)
  887. {
  888. if (d->mode != QXL_MODE_VGA) {
  889. return;
  890. }
  891. trace_qxl_exit_vga_mode(d->id);
  892. vga_dirty_log_stop(&d->vga);
  893. qxl_destroy_primary(d, QXL_SYNC);
  894. }
  895. static void qxl_update_irq(PCIQXLDevice *d)
  896. {
  897. uint32_t pending = le32_to_cpu(d->ram->int_pending);
  898. uint32_t mask = le32_to_cpu(d->ram->int_mask);
  899. int level = !!(pending & mask);
  900. qemu_set_irq(d->pci.irq[0], level);
  901. qxl_ring_set_dirty(d);
  902. }
  903. static void qxl_check_state(PCIQXLDevice *d)
  904. {
  905. QXLRam *ram = d->ram;
  906. int spice_display_running = qemu_spice_display_is_running(&d->ssd);
  907. assert(!spice_display_running || SPICE_RING_IS_EMPTY(&ram->cmd_ring));
  908. assert(!spice_display_running || SPICE_RING_IS_EMPTY(&ram->cursor_ring));
  909. }
  910. static void qxl_reset_state(PCIQXLDevice *d)
  911. {
  912. QXLRom *rom = d->rom;
  913. qxl_check_state(d);
  914. d->shadow_rom.update_id = cpu_to_le32(0);
  915. *rom = d->shadow_rom;
  916. qxl_rom_set_dirty(d);
  917. init_qxl_ram(d);
  918. d->num_free_res = 0;
  919. d->last_release = NULL;
  920. memset(&d->ssd.dirty, 0, sizeof(d->ssd.dirty));
  921. }
  922. static void qxl_soft_reset(PCIQXLDevice *d)
  923. {
  924. trace_qxl_soft_reset(d->id);
  925. qxl_check_state(d);
  926. qxl_clear_guest_bug(d);
  927. d->current_async = QXL_UNDEFINED_IO;
  928. if (d->id == 0) {
  929. qxl_enter_vga_mode(d);
  930. } else {
  931. d->mode = QXL_MODE_UNDEFINED;
  932. }
  933. }
  934. static void qxl_hard_reset(PCIQXLDevice *d, int loadvm)
  935. {
  936. trace_qxl_hard_reset(d->id, loadvm);
  937. qxl_spice_reset_cursor(d);
  938. qxl_spice_reset_image_cache(d);
  939. qxl_reset_surfaces(d);
  940. qxl_reset_memslots(d);
  941. /* pre loadvm reset must not touch QXLRam. This lives in
  942. * device memory, is migrated together with RAM and thus
  943. * already loaded at this point */
  944. if (!loadvm) {
  945. qxl_reset_state(d);
  946. }
  947. qemu_spice_create_host_memslot(&d->ssd);
  948. qxl_soft_reset(d);
  949. }
  950. static void qxl_reset_handler(DeviceState *dev)
  951. {
  952. PCIQXLDevice *d = DO_UPCAST(PCIQXLDevice, pci.qdev, dev);
  953. qxl_hard_reset(d, 0);
  954. }
  955. static void qxl_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
  956. {
  957. VGACommonState *vga = opaque;
  958. PCIQXLDevice *qxl = container_of(vga, PCIQXLDevice, vga);
  959. trace_qxl_io_write_vga(qxl->id, qxl_mode_to_string(qxl->mode), addr, val);
  960. if (qxl->mode != QXL_MODE_VGA) {
  961. qxl_destroy_primary(qxl, QXL_SYNC);
  962. qxl_soft_reset(qxl);
  963. }
  964. vga_ioport_write(opaque, addr, val);
  965. }
  966. static const MemoryRegionPortio qxl_vga_portio_list[] = {
  967. { 0x04, 2, 1, .read = vga_ioport_read,
  968. .write = qxl_vga_ioport_write }, /* 3b4 */
  969. { 0x0a, 1, 1, .read = vga_ioport_read,
  970. .write = qxl_vga_ioport_write }, /* 3ba */
  971. { 0x10, 16, 1, .read = vga_ioport_read,
  972. .write = qxl_vga_ioport_write }, /* 3c0 */
  973. { 0x24, 2, 1, .read = vga_ioport_read,
  974. .write = qxl_vga_ioport_write }, /* 3d4 */
  975. { 0x2a, 1, 1, .read = vga_ioport_read,
  976. .write = qxl_vga_ioport_write }, /* 3da */
  977. PORTIO_END_OF_LIST(),
  978. };
  979. static int qxl_add_memslot(PCIQXLDevice *d, uint32_t slot_id, uint64_t delta,
  980. qxl_async_io async)
  981. {
  982. static const int regions[] = {
  983. QXL_RAM_RANGE_INDEX,
  984. QXL_VRAM_RANGE_INDEX,
  985. QXL_VRAM64_RANGE_INDEX,
  986. };
  987. uint64_t guest_start;
  988. uint64_t guest_end;
  989. int pci_region;
  990. pcibus_t pci_start;
  991. pcibus_t pci_end;
  992. intptr_t virt_start;
  993. QXLDevMemSlot memslot;
  994. int i;
  995. guest_start = le64_to_cpu(d->guest_slots[slot_id].slot.mem_start);
  996. guest_end = le64_to_cpu(d->guest_slots[slot_id].slot.mem_end);
  997. trace_qxl_memslot_add_guest(d->id, slot_id, guest_start, guest_end);
  998. if (slot_id >= NUM_MEMSLOTS) {
  999. qxl_set_guest_bug(d, "%s: slot_id >= NUM_MEMSLOTS %d >= %d", __func__,
  1000. slot_id, NUM_MEMSLOTS);
  1001. return 1;
  1002. }
  1003. if (guest_start > guest_end) {
  1004. qxl_set_guest_bug(d, "%s: guest_start > guest_end 0x%" PRIx64
  1005. " > 0x%" PRIx64, __func__, guest_start, guest_end);
  1006. return 1;
  1007. }
  1008. for (i = 0; i < ARRAY_SIZE(regions); i++) {
  1009. pci_region = regions[i];
  1010. pci_start = d->pci.io_regions[pci_region].addr;
  1011. pci_end = pci_start + d->pci.io_regions[pci_region].size;
  1012. /* mapped? */
  1013. if (pci_start == -1) {
  1014. continue;
  1015. }
  1016. /* start address in range ? */
  1017. if (guest_start < pci_start || guest_start > pci_end) {
  1018. continue;
  1019. }
  1020. /* end address in range ? */
  1021. if (guest_end > pci_end) {
  1022. continue;
  1023. }
  1024. /* passed */
  1025. break;
  1026. }
  1027. if (i == ARRAY_SIZE(regions)) {
  1028. qxl_set_guest_bug(d, "%s: finished loop without match", __func__);
  1029. return 1;
  1030. }
  1031. switch (pci_region) {
  1032. case QXL_RAM_RANGE_INDEX:
  1033. virt_start = (intptr_t)memory_region_get_ram_ptr(&d->vga.vram);
  1034. break;
  1035. case QXL_VRAM_RANGE_INDEX:
  1036. case 4 /* vram 64bit */:
  1037. virt_start = (intptr_t)memory_region_get_ram_ptr(&d->vram_bar);
  1038. break;
  1039. default:
  1040. /* should not happen */
  1041. qxl_set_guest_bug(d, "%s: pci_region = %d", __func__, pci_region);
  1042. return 1;
  1043. }
  1044. memslot.slot_id = slot_id;
  1045. memslot.slot_group_id = MEMSLOT_GROUP_GUEST; /* guest group */
  1046. memslot.virt_start = virt_start + (guest_start - pci_start);
  1047. memslot.virt_end = virt_start + (guest_end - pci_start);
  1048. memslot.addr_delta = memslot.virt_start - delta;
  1049. memslot.generation = d->rom->slot_generation = 0;
  1050. qxl_rom_set_dirty(d);
  1051. qemu_spice_add_memslot(&d->ssd, &memslot, async);
  1052. d->guest_slots[slot_id].ptr = (void*)memslot.virt_start;
  1053. d->guest_slots[slot_id].size = memslot.virt_end - memslot.virt_start;
  1054. d->guest_slots[slot_id].delta = delta;
  1055. d->guest_slots[slot_id].active = 1;
  1056. return 0;
  1057. }
  1058. static void qxl_del_memslot(PCIQXLDevice *d, uint32_t slot_id)
  1059. {
  1060. qemu_spice_del_memslot(&d->ssd, MEMSLOT_GROUP_HOST, slot_id);
  1061. d->guest_slots[slot_id].active = 0;
  1062. }
  1063. static void qxl_reset_memslots(PCIQXLDevice *d)
  1064. {
  1065. qxl_spice_reset_memslots(d);
  1066. memset(&d->guest_slots, 0, sizeof(d->guest_slots));
  1067. }
  1068. static void qxl_reset_surfaces(PCIQXLDevice *d)
  1069. {
  1070. trace_qxl_reset_surfaces(d->id);
  1071. d->mode = QXL_MODE_UNDEFINED;
  1072. qxl_spice_destroy_surfaces(d, QXL_SYNC);
  1073. }
  1074. /* can be also called from spice server thread context */
  1075. void *qxl_phys2virt(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, int group_id)
  1076. {
  1077. uint64_t phys = le64_to_cpu(pqxl);
  1078. uint32_t slot = (phys >> (64 - 8)) & 0xff;
  1079. uint64_t offset = phys & 0xffffffffffff;
  1080. switch (group_id) {
  1081. case MEMSLOT_GROUP_HOST:
  1082. return (void *)(intptr_t)offset;
  1083. case MEMSLOT_GROUP_GUEST:
  1084. if (slot >= NUM_MEMSLOTS) {
  1085. qxl_set_guest_bug(qxl, "slot too large %d >= %d", slot,
  1086. NUM_MEMSLOTS);
  1087. return NULL;
  1088. }
  1089. if (!qxl->guest_slots[slot].active) {
  1090. qxl_set_guest_bug(qxl, "inactive slot %d\n", slot);
  1091. return NULL;
  1092. }
  1093. if (offset < qxl->guest_slots[slot].delta) {
  1094. qxl_set_guest_bug(qxl,
  1095. "slot %d offset %"PRIu64" < delta %"PRIu64"\n",
  1096. slot, offset, qxl->guest_slots[slot].delta);
  1097. return NULL;
  1098. }
  1099. offset -= qxl->guest_slots[slot].delta;
  1100. if (offset > qxl->guest_slots[slot].size) {
  1101. qxl_set_guest_bug(qxl,
  1102. "slot %d offset %"PRIu64" > size %"PRIu64"\n",
  1103. slot, offset, qxl->guest_slots[slot].size);
  1104. return NULL;
  1105. }
  1106. return qxl->guest_slots[slot].ptr + offset;
  1107. }
  1108. return NULL;
  1109. }
  1110. static void qxl_create_guest_primary_complete(PCIQXLDevice *qxl)
  1111. {
  1112. /* for local rendering */
  1113. qxl_render_resize(qxl);
  1114. }
  1115. static void qxl_create_guest_primary(PCIQXLDevice *qxl, int loadvm,
  1116. qxl_async_io async)
  1117. {
  1118. QXLDevSurfaceCreate surface;
  1119. QXLSurfaceCreate *sc = &qxl->guest_primary.surface;
  1120. int size;
  1121. int requested_height = le32_to_cpu(sc->height);
  1122. int requested_stride = le32_to_cpu(sc->stride);
  1123. size = abs(requested_stride) * requested_height;
  1124. if (size > qxl->vgamem_size) {
  1125. qxl_set_guest_bug(qxl, "%s: requested primary larger then framebuffer"
  1126. " size", __func__);
  1127. return;
  1128. }
  1129. if (qxl->mode == QXL_MODE_NATIVE) {
  1130. qxl_set_guest_bug(qxl, "%s: nop since already in QXL_MODE_NATIVE",
  1131. __func__);
  1132. }
  1133. qxl_exit_vga_mode(qxl);
  1134. surface.format = le32_to_cpu(sc->format);
  1135. surface.height = le32_to_cpu(sc->height);
  1136. surface.mem = le64_to_cpu(sc->mem);
  1137. surface.position = le32_to_cpu(sc->position);
  1138. surface.stride = le32_to_cpu(sc->stride);
  1139. surface.width = le32_to_cpu(sc->width);
  1140. surface.type = le32_to_cpu(sc->type);
  1141. surface.flags = le32_to_cpu(sc->flags);
  1142. trace_qxl_create_guest_primary(qxl->id, sc->width, sc->height, sc->mem,
  1143. sc->format, sc->position);
  1144. trace_qxl_create_guest_primary_rest(qxl->id, sc->stride, sc->type,
  1145. sc->flags);
  1146. surface.mouse_mode = true;
  1147. surface.group_id = MEMSLOT_GROUP_GUEST;
  1148. if (loadvm) {
  1149. surface.flags |= QXL_SURF_FLAG_KEEP_DATA;
  1150. }
  1151. qxl->mode = QXL_MODE_NATIVE;
  1152. qxl->cmdflags = 0;
  1153. qemu_spice_create_primary_surface(&qxl->ssd, 0, &surface, async);
  1154. if (async == QXL_SYNC) {
  1155. qxl_create_guest_primary_complete(qxl);
  1156. }
  1157. }
  1158. /* return 1 if surface destoy was initiated (in QXL_ASYNC case) or
  1159. * done (in QXL_SYNC case), 0 otherwise. */
  1160. static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async)
  1161. {
  1162. if (d->mode == QXL_MODE_UNDEFINED) {
  1163. return 0;
  1164. }
  1165. trace_qxl_destroy_primary(d->id);
  1166. d->mode = QXL_MODE_UNDEFINED;
  1167. qemu_spice_destroy_primary_surface(&d->ssd, 0, async);
  1168. qxl_spice_reset_cursor(d);
  1169. return 1;
  1170. }
  1171. static void qxl_set_mode(PCIQXLDevice *d, int modenr, int loadvm)
  1172. {
  1173. pcibus_t start = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr;
  1174. pcibus_t end = d->pci.io_regions[QXL_RAM_RANGE_INDEX].size + start;
  1175. QXLMode *mode = d->modes->modes + modenr;
  1176. uint64_t devmem = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr;
  1177. QXLMemSlot slot = {
  1178. .mem_start = start,
  1179. .mem_end = end
  1180. };
  1181. QXLSurfaceCreate surface = {
  1182. .width = mode->x_res,
  1183. .height = mode->y_res,
  1184. .stride = -mode->x_res * 4,
  1185. .format = SPICE_SURFACE_FMT_32_xRGB,
  1186. .flags = loadvm ? QXL_SURF_FLAG_KEEP_DATA : 0,
  1187. .mouse_mode = true,
  1188. .mem = devmem + d->shadow_rom.draw_area_offset,
  1189. };
  1190. trace_qxl_set_mode(d->id, modenr, mode->x_res, mode->y_res, mode->bits,
  1191. devmem);
  1192. if (!loadvm) {
  1193. qxl_hard_reset(d, 0);
  1194. }
  1195. d->guest_slots[0].slot = slot;
  1196. assert(qxl_add_memslot(d, 0, devmem, QXL_SYNC) == 0);
  1197. d->guest_primary.surface = surface;
  1198. qxl_create_guest_primary(d, 0, QXL_SYNC);
  1199. d->mode = QXL_MODE_COMPAT;
  1200. d->cmdflags = QXL_COMMAND_FLAG_COMPAT;
  1201. #ifdef QXL_COMMAND_FLAG_COMPAT_16BPP /* new in spice 0.6.1 */
  1202. if (mode->bits == 16) {
  1203. d->cmdflags |= QXL_COMMAND_FLAG_COMPAT_16BPP;
  1204. }
  1205. #endif
  1206. d->shadow_rom.mode = cpu_to_le32(modenr);
  1207. d->rom->mode = cpu_to_le32(modenr);
  1208. qxl_rom_set_dirty(d);
  1209. }
  1210. static void ioport_write(void *opaque, target_phys_addr_t addr,
  1211. uint64_t val, unsigned size)
  1212. {
  1213. PCIQXLDevice *d = opaque;
  1214. uint32_t io_port = addr;
  1215. qxl_async_io async = QXL_SYNC;
  1216. uint32_t orig_io_port = io_port;
  1217. if (d->guest_bug && !io_port == QXL_IO_RESET) {
  1218. return;
  1219. }
  1220. if (d->revision <= QXL_REVISION_STABLE_V10 &&
  1221. io_port >= QXL_IO_FLUSH_SURFACES_ASYNC) {
  1222. qxl_set_guest_bug(d, "unsupported io %d for revision %d\n",
  1223. io_port, d->revision);
  1224. return;
  1225. }
  1226. switch (io_port) {
  1227. case QXL_IO_RESET:
  1228. case QXL_IO_SET_MODE:
  1229. case QXL_IO_MEMSLOT_ADD:
  1230. case QXL_IO_MEMSLOT_DEL:
  1231. case QXL_IO_CREATE_PRIMARY:
  1232. case QXL_IO_UPDATE_IRQ:
  1233. case QXL_IO_LOG:
  1234. case QXL_IO_MEMSLOT_ADD_ASYNC:
  1235. case QXL_IO_CREATE_PRIMARY_ASYNC:
  1236. break;
  1237. default:
  1238. if (d->mode != QXL_MODE_VGA) {
  1239. break;
  1240. }
  1241. trace_qxl_io_unexpected_vga_mode(d->id,
  1242. addr, val, io_port_to_string(io_port));
  1243. /* be nice to buggy guest drivers */
  1244. if (io_port >= QXL_IO_UPDATE_AREA_ASYNC &&
  1245. io_port < QXL_IO_RANGE_SIZE) {
  1246. qxl_send_events(d, QXL_INTERRUPT_IO_CMD);
  1247. }
  1248. return;
  1249. }
  1250. /* we change the io_port to avoid ifdeffery in the main switch */
  1251. orig_io_port = io_port;
  1252. switch (io_port) {
  1253. case QXL_IO_UPDATE_AREA_ASYNC:
  1254. io_port = QXL_IO_UPDATE_AREA;
  1255. goto async_common;
  1256. case QXL_IO_MEMSLOT_ADD_ASYNC:
  1257. io_port = QXL_IO_MEMSLOT_ADD;
  1258. goto async_common;
  1259. case QXL_IO_CREATE_PRIMARY_ASYNC:
  1260. io_port = QXL_IO_CREATE_PRIMARY;
  1261. goto async_common;
  1262. case QXL_IO_DESTROY_PRIMARY_ASYNC:
  1263. io_port = QXL_IO_DESTROY_PRIMARY;
  1264. goto async_common;
  1265. case QXL_IO_DESTROY_SURFACE_ASYNC:
  1266. io_port = QXL_IO_DESTROY_SURFACE_WAIT;
  1267. goto async_common;
  1268. case QXL_IO_DESTROY_ALL_SURFACES_ASYNC:
  1269. io_port = QXL_IO_DESTROY_ALL_SURFACES;
  1270. goto async_common;
  1271. case QXL_IO_FLUSH_SURFACES_ASYNC:
  1272. case QXL_IO_MONITORS_CONFIG_ASYNC:
  1273. async_common:
  1274. async = QXL_ASYNC;
  1275. qemu_mutex_lock(&d->async_lock);
  1276. if (d->current_async != QXL_UNDEFINED_IO) {
  1277. qxl_set_guest_bug(d, "%d async started before last (%d) complete",
  1278. io_port, d->current_async);
  1279. qemu_mutex_unlock(&d->async_lock);
  1280. return;
  1281. }
  1282. d->current_async = orig_io_port;
  1283. qemu_mutex_unlock(&d->async_lock);
  1284. break;
  1285. default:
  1286. break;
  1287. }
  1288. trace_qxl_io_write(d->id, qxl_mode_to_string(d->mode), addr, val, size,
  1289. async);
  1290. switch (io_port) {
  1291. case QXL_IO_UPDATE_AREA:
  1292. {
  1293. QXLCookie *cookie = NULL;
  1294. QXLRect update = d->ram->update_area;
  1295. if (d->ram->update_surface > NUM_SURFACES) {
  1296. qxl_set_guest_bug(d, "QXL_IO_UPDATE_AREA: invalid surface id %d\n",
  1297. d->ram->update_surface);
  1298. return;
  1299. }
  1300. if (update.left >= update.right || update.top >= update.bottom) {
  1301. qxl_set_guest_bug(d,
  1302. "QXL_IO_UPDATE_AREA: invalid area (%ux%u)x(%ux%u)\n",
  1303. update.left, update.top, update.right, update.bottom);
  1304. return;
  1305. }
  1306. if (update.left < 0 || update.top < 0 || update.left >= update.right ||
  1307. update.top >= update.bottom) {
  1308. qxl_set_guest_bug(d, "QXL_IO_UPDATE_AREA: "
  1309. "invalid area(%d,%d,%d,%d)\n", update.left,
  1310. update.right, update.top, update.bottom);
  1311. break;
  1312. }
  1313. if (async == QXL_ASYNC) {
  1314. cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO,
  1315. QXL_IO_UPDATE_AREA_ASYNC);
  1316. cookie->u.area = update;
  1317. }
  1318. qxl_spice_update_area(d, d->ram->update_surface,
  1319. cookie ? &cookie->u.area : &update,
  1320. NULL, 0, 0, async, cookie);
  1321. break;
  1322. }
  1323. case QXL_IO_NOTIFY_CMD:
  1324. qemu_spice_wakeup(&d->ssd);
  1325. break;
  1326. case QXL_IO_NOTIFY_CURSOR:
  1327. qemu_spice_wakeup(&d->ssd);
  1328. break;
  1329. case QXL_IO_UPDATE_IRQ:
  1330. qxl_update_irq(d);
  1331. break;
  1332. case QXL_IO_NOTIFY_OOM:
  1333. if (!SPICE_RING_IS_EMPTY(&d->ram->release_ring)) {
  1334. break;
  1335. }
  1336. d->oom_running = 1;
  1337. qxl_spice_oom(d);
  1338. d->oom_running = 0;
  1339. break;
  1340. case QXL_IO_SET_MODE:
  1341. qxl_set_mode(d, val, 0);
  1342. break;
  1343. case QXL_IO_LOG:
  1344. if (d->guestdebug) {
  1345. fprintf(stderr, "qxl/guest-%d: %" PRId64 ": %s", d->id,
  1346. qemu_get_clock_ns(vm_clock), d->ram->log_buf);
  1347. }
  1348. break;
  1349. case QXL_IO_RESET:
  1350. qxl_hard_reset(d, 0);
  1351. break;
  1352. case QXL_IO_MEMSLOT_ADD:
  1353. if (val >= NUM_MEMSLOTS) {
  1354. qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_ADD: val out of range");
  1355. break;
  1356. }
  1357. if (d->guest_slots[val].active) {
  1358. qxl_set_guest_bug(d,
  1359. "QXL_IO_MEMSLOT_ADD: memory slot already active");
  1360. break;
  1361. }
  1362. d->guest_slots[val].slot = d->ram->mem_slot;
  1363. qxl_add_memslot(d, val, 0, async);
  1364. break;
  1365. case QXL_IO_MEMSLOT_DEL:
  1366. if (val >= NUM_MEMSLOTS) {
  1367. qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_DEL: val out of range");
  1368. break;
  1369. }
  1370. qxl_del_memslot(d, val);
  1371. break;
  1372. case QXL_IO_CREATE_PRIMARY:
  1373. if (val != 0) {
  1374. qxl_set_guest_bug(d, "QXL_IO_CREATE_PRIMARY (async=%d): val != 0",
  1375. async);
  1376. goto cancel_async;
  1377. }
  1378. d->guest_primary.surface = d->ram->create_surface;
  1379. qxl_create_guest_primary(d, 0, async);
  1380. break;
  1381. case QXL_IO_DESTROY_PRIMARY:
  1382. if (val != 0) {
  1383. qxl_set_guest_bug(d, "QXL_IO_DESTROY_PRIMARY (async=%d): val != 0",
  1384. async);
  1385. goto cancel_async;
  1386. }
  1387. if (!qxl_destroy_primary(d, async)) {
  1388. trace_qxl_io_destroy_primary_ignored(d->id,
  1389. qxl_mode_to_string(d->mode));
  1390. goto cancel_async;
  1391. }
  1392. break;
  1393. case QXL_IO_DESTROY_SURFACE_WAIT:
  1394. if (val >= NUM_SURFACES) {
  1395. qxl_set_guest_bug(d, "QXL_IO_DESTROY_SURFACE (async=%d):"
  1396. "%" PRIu64 " >= NUM_SURFACES", async, val);
  1397. goto cancel_async;
  1398. }
  1399. qxl_spice_destroy_surface_wait(d, val, async);
  1400. break;
  1401. case QXL_IO_FLUSH_RELEASE: {
  1402. QXLReleaseRing *ring = &d->ram->release_ring;
  1403. if (ring->prod - ring->cons + 1 == ring->num_items) {
  1404. fprintf(stderr,
  1405. "ERROR: no flush, full release ring [p%d,%dc]\n",
  1406. ring->prod, ring->cons);
  1407. }
  1408. qxl_push_free_res(d, 1 /* flush */);
  1409. break;
  1410. }
  1411. case QXL_IO_FLUSH_SURFACES_ASYNC:
  1412. qxl_spice_flush_surfaces_async(d);
  1413. break;
  1414. case QXL_IO_DESTROY_ALL_SURFACES:
  1415. d->mode = QXL_MODE_UNDEFINED;
  1416. qxl_spice_destroy_surfaces(d, async);
  1417. break;
  1418. case QXL_IO_MONITORS_CONFIG_ASYNC:
  1419. qxl_spice_monitors_config_async(d, 0);
  1420. break;
  1421. default:
  1422. qxl_set_guest_bug(d, "%s: unexpected ioport=0x%x\n", __func__, io_port);
  1423. }
  1424. return;
  1425. cancel_async:
  1426. if (async) {
  1427. qxl_send_events(d, QXL_INTERRUPT_IO_CMD);
  1428. qemu_mutex_lock(&d->async_lock);
  1429. d->current_async = QXL_UNDEFINED_IO;
  1430. qemu_mutex_unlock(&d->async_lock);
  1431. }
  1432. }
  1433. static uint64_t ioport_read(void *opaque, target_phys_addr_t addr,
  1434. unsigned size)
  1435. {
  1436. PCIQXLDevice *qxl = opaque;
  1437. trace_qxl_io_read_unexpected(qxl->id);
  1438. return 0xff;
  1439. }
  1440. static const MemoryRegionOps qxl_io_ops = {
  1441. .read = ioport_read,
  1442. .write = ioport_write,
  1443. .valid = {
  1444. .min_access_size = 1,
  1445. .max_access_size = 1,
  1446. },
  1447. };
  1448. static void pipe_read(void *opaque)
  1449. {
  1450. PCIQXLDevice *d = opaque;
  1451. char dummy;
  1452. int len;
  1453. do {
  1454. len = read(d->pipe[0], &dummy, sizeof(dummy));
  1455. } while (len == sizeof(dummy));
  1456. qxl_update_irq(d);
  1457. }
  1458. static void qxl_send_events(PCIQXLDevice *d, uint32_t events)
  1459. {
  1460. uint32_t old_pending;
  1461. uint32_t le_events = cpu_to_le32(events);
  1462. trace_qxl_send_events(d->id, events);
  1463. assert(qemu_spice_display_is_running(&d->ssd));
  1464. old_pending = __sync_fetch_and_or(&d->ram->int_pending, le_events);
  1465. if ((old_pending & le_events) == le_events) {
  1466. return;
  1467. }
  1468. if (qemu_thread_is_self(&d->main)) {
  1469. qxl_update_irq(d);
  1470. } else {
  1471. if (write(d->pipe[1], d, 1) != 1) {
  1472. dprint(d, 1, "%s: write to pipe failed\n", __func__);
  1473. }
  1474. }
  1475. }
  1476. static void init_pipe_signaling(PCIQXLDevice *d)
  1477. {
  1478. if (pipe(d->pipe) < 0) {
  1479. fprintf(stderr, "%s:%s: qxl pipe creation failed\n",
  1480. __FILE__, __func__);
  1481. exit(1);
  1482. }
  1483. fcntl(d->pipe[0], F_SETFL, O_NONBLOCK);
  1484. fcntl(d->pipe[1], F_SETFL, O_NONBLOCK);
  1485. fcntl(d->pipe[0], F_SETOWN, getpid());
  1486. qemu_thread_get_self(&d->main);
  1487. qemu_set_fd_handler(d->pipe[0], pipe_read, NULL, d);
  1488. }
  1489. /* graphics console */
  1490. static void qxl_hw_update(void *opaque)
  1491. {
  1492. PCIQXLDevice *qxl = opaque;
  1493. VGACommonState *vga = &qxl->vga;
  1494. switch (qxl->mode) {
  1495. case QXL_MODE_VGA:
  1496. vga->update(vga);
  1497. break;
  1498. case QXL_MODE_COMPAT:
  1499. case QXL_MODE_NATIVE:
  1500. qxl_render_update(qxl);
  1501. break;
  1502. default:
  1503. break;
  1504. }
  1505. }
  1506. static void qxl_hw_invalidate(void *opaque)
  1507. {
  1508. PCIQXLDevice *qxl = opaque;
  1509. VGACommonState *vga = &qxl->vga;
  1510. vga->invalidate(vga);
  1511. }
  1512. static void qxl_hw_screen_dump(void *opaque, const char *filename, bool cswitch)
  1513. {
  1514. PCIQXLDevice *qxl = opaque;
  1515. VGACommonState *vga = &qxl->vga;
  1516. switch (qxl->mode) {
  1517. case QXL_MODE_COMPAT:
  1518. case QXL_MODE_NATIVE:
  1519. qxl_render_update(qxl);
  1520. ppm_save(filename, qxl->ssd.ds->surface);
  1521. break;
  1522. case QXL_MODE_VGA:
  1523. vga->screen_dump(vga, filename, cswitch);
  1524. break;
  1525. default:
  1526. break;
  1527. }
  1528. }
  1529. static void qxl_hw_text_update(void *opaque, console_ch_t *chardata)
  1530. {
  1531. PCIQXLDevice *qxl = opaque;
  1532. VGACommonState *vga = &qxl->vga;
  1533. if (qxl->mode == QXL_MODE_VGA) {
  1534. vga->text_update(vga, chardata);
  1535. return;
  1536. }
  1537. }
  1538. static void qxl_dirty_surfaces(PCIQXLDevice *qxl)
  1539. {
  1540. uintptr_t vram_start;
  1541. int i;
  1542. if (qxl->mode != QXL_MODE_NATIVE && qxl->mode != QXL_MODE_COMPAT) {
  1543. return;
  1544. }
  1545. /* dirty the primary surface */
  1546. qxl_set_dirty(&qxl->vga.vram, qxl->shadow_rom.draw_area_offset,
  1547. qxl->shadow_rom.surface0_area_size);
  1548. vram_start = (uintptr_t)memory_region_get_ram_ptr(&qxl->vram_bar);
  1549. /* dirty the off-screen surfaces */
  1550. for (i = 0; i < NUM_SURFACES; i++) {
  1551. QXLSurfaceCmd *cmd;
  1552. intptr_t surface_offset;
  1553. int surface_size;
  1554. if (qxl->guest_surfaces.cmds[i] == 0) {
  1555. continue;
  1556. }
  1557. cmd = qxl_phys2virt(qxl, qxl->guest_surfaces.cmds[i],
  1558. MEMSLOT_GROUP_GUEST);
  1559. assert(cmd);
  1560. assert(cmd->type == QXL_SURFACE_CMD_CREATE);
  1561. surface_offset = (intptr_t)qxl_phys2virt(qxl,
  1562. cmd->u.surface_create.data,
  1563. MEMSLOT_GROUP_GUEST);
  1564. assert(surface_offset);
  1565. surface_offset -= vram_start;
  1566. surface_size = cmd->u.surface_create.height *
  1567. abs(cmd->u.surface_create.stride);
  1568. trace_qxl_surfaces_dirty(qxl->id, i, (int)surface_offset, surface_size);
  1569. qxl_set_dirty(&qxl->vram_bar, surface_offset, surface_size);
  1570. }
  1571. }
  1572. static void qxl_vm_change_state_handler(void *opaque, int running,
  1573. RunState state)
  1574. {
  1575. PCIQXLDevice *qxl = opaque;
  1576. qemu_spice_vm_change_state_handler(&qxl->ssd, running, state);
  1577. if (running) {
  1578. /*
  1579. * if qxl_send_events was called from spice server context before
  1580. * migration ended, qxl_update_irq for these events might not have been
  1581. * called
  1582. */
  1583. qxl_update_irq(qxl);
  1584. } else {
  1585. /* make sure surfaces are saved before migration */
  1586. qxl_dirty_surfaces(qxl);
  1587. }
  1588. }
  1589. /* display change listener */
  1590. static void display_update(struct DisplayState *ds, int x, int y, int w, int h)
  1591. {
  1592. if (qxl0->mode == QXL_MODE_VGA) {
  1593. qemu_spice_display_update(&qxl0->ssd, x, y, w, h);
  1594. }
  1595. }
  1596. static void display_resize(struct DisplayState *ds)
  1597. {
  1598. if (qxl0->mode == QXL_MODE_VGA) {
  1599. qemu_spice_display_resize(&qxl0->ssd);
  1600. }
  1601. }
  1602. static void display_refresh(struct DisplayState *ds)
  1603. {
  1604. if (qxl0->mode == QXL_MODE_VGA) {
  1605. qemu_spice_display_refresh(&qxl0->ssd);
  1606. } else {
  1607. qemu_mutex_lock(&qxl0->ssd.lock);
  1608. qemu_spice_cursor_refresh_unlocked(&qxl0->ssd);
  1609. qemu_mutex_unlock(&qxl0->ssd.lock);
  1610. }
  1611. }
  1612. static DisplayChangeListener display_listener = {
  1613. .dpy_update = display_update,
  1614. .dpy_resize = display_resize,
  1615. .dpy_refresh = display_refresh,
  1616. };
  1617. static void qxl_init_ramsize(PCIQXLDevice *qxl)
  1618. {
  1619. /* vga mode framebuffer / primary surface (bar 0, first part) */
  1620. if (qxl->vgamem_size_mb < 8) {
  1621. qxl->vgamem_size_mb = 8;
  1622. }
  1623. qxl->vgamem_size = qxl->vgamem_size_mb * 1024 * 1024;
  1624. /* vga ram (bar 0, total) */
  1625. if (qxl->ram_size_mb != -1) {
  1626. qxl->vga.vram_size = qxl->ram_size_mb * 1024 * 1024;
  1627. }
  1628. if (qxl->vga.vram_size < qxl->vgamem_size * 2) {
  1629. qxl->vga.vram_size = qxl->vgamem_size * 2;
  1630. }
  1631. /* vram32 (surfaces, 32bit, bar 1) */
  1632. if (qxl->vram32_size_mb != -1) {
  1633. qxl->vram32_size = qxl->vram32_size_mb * 1024 * 1024;
  1634. }
  1635. if (qxl->vram32_size < 4096) {
  1636. qxl->vram32_size = 4096;
  1637. }
  1638. /* vram (surfaces, 64bit, bar 4+5) */
  1639. if (qxl->vram_size_mb != -1) {
  1640. qxl->vram_size = qxl->vram_size_mb * 1024 * 1024;
  1641. }
  1642. if (qxl->vram_size < qxl->vram32_size) {
  1643. qxl->vram_size = qxl->vram32_size;
  1644. }
  1645. if (qxl->revision == 1) {
  1646. qxl->vram32_size = 4096;
  1647. qxl->vram_size = 4096;
  1648. }
  1649. qxl->vgamem_size = msb_mask(qxl->vgamem_size * 2 - 1);
  1650. qxl->vga.vram_size = msb_mask(qxl->vga.vram_size * 2 - 1);
  1651. qxl->vram32_size = msb_mask(qxl->vram32_size * 2 - 1);
  1652. qxl->vram_size = msb_mask(qxl->vram_size * 2 - 1);
  1653. }
  1654. static int qxl_init_common(PCIQXLDevice *qxl)
  1655. {
  1656. uint8_t* config = qxl->pci.config;
  1657. uint32_t pci_device_rev;
  1658. uint32_t io_size;
  1659. qxl->mode = QXL_MODE_UNDEFINED;
  1660. qxl->generation = 1;
  1661. qxl->num_memslots = NUM_MEMSLOTS;
  1662. qxl->num_surfaces = NUM_SURFACES;
  1663. qemu_mutex_init(&qxl->track_lock);
  1664. qemu_mutex_init(&qxl->async_lock);
  1665. qxl->current_async = QXL_UNDEFINED_IO;
  1666. qxl->guest_bug = 0;
  1667. switch (qxl->revision) {
  1668. case 1: /* spice 0.4 -- qxl-1 */
  1669. pci_device_rev = QXL_REVISION_STABLE_V04;
  1670. io_size = 8;
  1671. break;
  1672. case 2: /* spice 0.6 -- qxl-2 */
  1673. pci_device_rev = QXL_REVISION_STABLE_V06;
  1674. io_size = 16;
  1675. break;
  1676. case 3: /* qxl-3 */
  1677. pci_device_rev = QXL_REVISION_STABLE_V10;
  1678. io_size = 32; /* PCI region size must be pow2 */
  1679. break;
  1680. /* 0x000b01 == 0.11.1 */
  1681. #if SPICE_SERVER_VERSION >= 0x000b01 && \
  1682. defined(CONFIG_QXL_IO_MONITORS_CONFIG_ASYNC)
  1683. case 4: /* qxl-4 */
  1684. pci_device_rev = QXL_REVISION_STABLE_V12;
  1685. io_size = msb_mask(QXL_IO_RANGE_SIZE * 2 - 1);
  1686. break;
  1687. #endif
  1688. default:
  1689. pci_device_rev = QXL_DEFAULT_REVISION;
  1690. io_size = msb_mask(QXL_IO_RANGE_SIZE * 2 - 1);
  1691. break;
  1692. }
  1693. pci_set_byte(&config[PCI_REVISION_ID], pci_device_rev);
  1694. pci_set_byte(&config[PCI_INTERRUPT_PIN], 1);
  1695. qxl->rom_size = qxl_rom_size();
  1696. memory_region_init_ram(&qxl->rom_bar, "qxl.vrom", qxl->rom_size);
  1697. vmstate_register_ram(&qxl->rom_bar, &qxl->pci.qdev);
  1698. init_qxl_rom(qxl);
  1699. init_qxl_ram(qxl);
  1700. memory_region_init_ram(&qxl->vram_bar, "qxl.vram", qxl->vram_size);
  1701. vmstate_register_ram(&qxl->vram_bar, &qxl->pci.qdev);
  1702. memory_region_init_alias(&qxl->vram32_bar, "qxl.vram32", &qxl->vram_bar,
  1703. 0, qxl->vram32_size);
  1704. memory_region_init_io(&qxl->io_bar, &qxl_io_ops, qxl,
  1705. "qxl-ioports", io_size);
  1706. if (qxl->id == 0) {
  1707. vga_dirty_log_start(&qxl->vga);
  1708. }
  1709. pci_register_bar(&qxl->pci, QXL_IO_RANGE_INDEX,
  1710. PCI_BASE_ADDRESS_SPACE_IO, &qxl->io_bar);
  1711. pci_register_bar(&qxl->pci, QXL_ROM_RANGE_INDEX,
  1712. PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->rom_bar);
  1713. pci_register_bar(&qxl->pci, QXL_RAM_RANGE_INDEX,
  1714. PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vga.vram);
  1715. pci_register_bar(&qxl->pci, QXL_VRAM_RANGE_INDEX,
  1716. PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vram32_bar);
  1717. if (qxl->vram32_size < qxl->vram_size) {
  1718. /*
  1719. * Make the 64bit vram bar show up only in case it is
  1720. * configured to be larger than the 32bit vram bar.
  1721. */
  1722. pci_register_bar(&qxl->pci, QXL_VRAM64_RANGE_INDEX,
  1723. PCI_BASE_ADDRESS_SPACE_MEMORY |
  1724. PCI_BASE_ADDRESS_MEM_TYPE_64 |
  1725. PCI_BASE_ADDRESS_MEM_PREFETCH,
  1726. &qxl->vram_bar);
  1727. }
  1728. /* print pci bar details */
  1729. dprint(qxl, 1, "ram/%s: %d MB [region 0]\n",
  1730. qxl->id == 0 ? "pri" : "sec",
  1731. qxl->vga.vram_size / (1024*1024));
  1732. dprint(qxl, 1, "vram/32: %d MB [region 1]\n",
  1733. qxl->vram32_size / (1024*1024));
  1734. dprint(qxl, 1, "vram/64: %d MB %s\n",
  1735. qxl->vram_size / (1024*1024),
  1736. qxl->vram32_size < qxl->vram_size ? "[region 4]" : "[unmapped]");
  1737. qxl->ssd.qxl.base.sif = &qxl_interface.base;
  1738. qxl->ssd.qxl.id = qxl->id;
  1739. qemu_spice_add_interface(&qxl->ssd.qxl.base);
  1740. qemu_add_vm_change_state_handler(qxl_vm_change_state_handler, qxl);
  1741. init_pipe_signaling(qxl);
  1742. qxl_reset_state(qxl);
  1743. qxl->update_area_bh = qemu_bh_new(qxl_render_update_area_bh, qxl);
  1744. return 0;
  1745. }
  1746. static int qxl_init_primary(PCIDevice *dev)
  1747. {
  1748. PCIQXLDevice *qxl = DO_UPCAST(PCIQXLDevice, pci, dev);
  1749. VGACommonState *vga = &qxl->vga;
  1750. PortioList *qxl_vga_port_list = g_new(PortioList, 1);
  1751. qxl->id = 0;
  1752. qxl_init_ramsize(qxl);
  1753. vga->vram_size_mb = qxl->vga.vram_size >> 20;
  1754. vga_common_init(vga);
  1755. vga_init(vga, pci_address_space(dev), pci_address_space_io(dev), false);
  1756. portio_list_init(qxl_vga_port_list, qxl_vga_portio_list, vga, "vga");
  1757. portio_list_add(qxl_vga_port_list, pci_address_space_io(dev), 0x3b0);
  1758. vga->ds = graphic_console_init(qxl_hw_update, qxl_hw_invalidate,
  1759. qxl_hw_screen_dump, qxl_hw_text_update, qxl);
  1760. qemu_spice_display_init_common(&qxl->ssd, vga->ds);
  1761. qxl0 = qxl;
  1762. register_displaychangelistener(vga->ds, &display_listener);
  1763. return qxl_init_common(qxl);
  1764. }
  1765. static int qxl_init_secondary(PCIDevice *dev)
  1766. {
  1767. static int device_id = 1;
  1768. PCIQXLDevice *qxl = DO_UPCAST(PCIQXLDevice, pci, dev);
  1769. qxl->id = device_id++;
  1770. qxl_init_ramsize(qxl);
  1771. memory_region_init_ram(&qxl->vga.vram, "qxl.vgavram", qxl->vga.vram_size);
  1772. vmstate_register_ram(&qxl->vga.vram, &qxl->pci.qdev);
  1773. qxl->vga.vram_ptr = memory_region_get_ram_ptr(&qxl->vga.vram);
  1774. return qxl_init_common(qxl);
  1775. }
  1776. static void qxl_pre_save(void *opaque)
  1777. {
  1778. PCIQXLDevice* d = opaque;
  1779. uint8_t *ram_start = d->vga.vram_ptr;
  1780. trace_qxl_pre_save(d->id);
  1781. if (d->last_release == NULL) {
  1782. d->last_release_offset = 0;
  1783. } else {
  1784. d->last_release_offset = (uint8_t *)d->last_release - ram_start;
  1785. }
  1786. assert(d->last_release_offset < d->vga.vram_size);
  1787. }
  1788. static int qxl_pre_load(void *opaque)
  1789. {
  1790. PCIQXLDevice* d = opaque;
  1791. trace_qxl_pre_load(d->id);
  1792. qxl_hard_reset(d, 1);
  1793. qxl_exit_vga_mode(d);
  1794. return 0;
  1795. }
  1796. static void qxl_create_memslots(PCIQXLDevice *d)
  1797. {
  1798. int i;
  1799. for (i = 0; i < NUM_MEMSLOTS; i++) {
  1800. if (!d->guest_slots[i].active) {
  1801. continue;
  1802. }
  1803. qxl_add_memslot(d, i, 0, QXL_SYNC);
  1804. }
  1805. }
  1806. static int qxl_post_load(void *opaque, int version)
  1807. {
  1808. PCIQXLDevice* d = opaque;
  1809. uint8_t *ram_start = d->vga.vram_ptr;
  1810. QXLCommandExt *cmds;
  1811. int in, out, newmode;
  1812. assert(d->last_release_offset < d->vga.vram_size);
  1813. if (d->last_release_offset == 0) {
  1814. d->last_release = NULL;
  1815. } else {
  1816. d->last_release = (QXLReleaseInfo *)(ram_start + d->last_release_offset);
  1817. }
  1818. d->modes = (QXLModes*)((uint8_t*)d->rom + d->rom->modes_offset);
  1819. trace_qxl_post_load(d->id, qxl_mode_to_string(d->mode));
  1820. newmode = d->mode;
  1821. d->mode = QXL_MODE_UNDEFINED;
  1822. switch (newmode) {
  1823. case QXL_MODE_UNDEFINED:
  1824. qxl_create_memslots(d);
  1825. break;
  1826. case QXL_MODE_VGA:
  1827. qxl_create_memslots(d);
  1828. qxl_enter_vga_mode(d);
  1829. break;
  1830. case QXL_MODE_NATIVE:
  1831. qxl_create_memslots(d);
  1832. qxl_create_guest_primary(d, 1, QXL_SYNC);
  1833. /* replay surface-create and cursor-set commands */
  1834. cmds = g_malloc0(sizeof(QXLCommandExt) * (NUM_SURFACES + 1));
  1835. for (in = 0, out = 0; in < NUM_SURFACES; in++) {
  1836. if (d->guest_surfaces.cmds[in] == 0) {
  1837. continue;
  1838. }
  1839. cmds[out].cmd.data = d->guest_surfaces.cmds[in];
  1840. cmds[out].cmd.type = QXL_CMD_SURFACE;
  1841. cmds[out].group_id = MEMSLOT_GROUP_GUEST;
  1842. out++;
  1843. }
  1844. if (d->guest_cursor) {
  1845. cmds[out].cmd.data = d->guest_cursor;
  1846. cmds[out].cmd.type = QXL_CMD_CURSOR;
  1847. cmds[out].group_id = MEMSLOT_GROUP_GUEST;
  1848. out++;
  1849. }
  1850. qxl_spice_loadvm_commands(d, cmds, out);
  1851. g_free(cmds);
  1852. if (d->guest_monitors_config) {
  1853. qxl_spice_monitors_config_async(d, 1);
  1854. }
  1855. break;
  1856. case QXL_MODE_COMPAT:
  1857. /* note: no need to call qxl_create_memslots, qxl_set_mode
  1858. * creates the mem slot. */
  1859. qxl_set_mode(d, d->shadow_rom.mode, 1);
  1860. break;
  1861. }
  1862. return 0;
  1863. }
  1864. #define QXL_SAVE_VERSION 21
  1865. static bool qxl_monitors_config_needed(void *opaque)
  1866. {
  1867. PCIQXLDevice *qxl = opaque;
  1868. return qxl->guest_monitors_config != 0;
  1869. }
  1870. static VMStateDescription qxl_memslot = {
  1871. .name = "qxl-memslot",
  1872. .version_id = QXL_SAVE_VERSION,
  1873. .minimum_version_id = QXL_SAVE_VERSION,
  1874. .fields = (VMStateField[]) {
  1875. VMSTATE_UINT64(slot.mem_start, struct guest_slots),
  1876. VMSTATE_UINT64(slot.mem_end, struct guest_slots),
  1877. VMSTATE_UINT32(active, struct guest_slots),
  1878. VMSTATE_END_OF_LIST()
  1879. }
  1880. };
  1881. static VMStateDescription qxl_surface = {
  1882. .name = "qxl-surface",
  1883. .version_id = QXL_SAVE_VERSION,
  1884. .minimum_version_id = QXL_SAVE_VERSION,
  1885. .fields = (VMStateField[]) {
  1886. VMSTATE_UINT32(width, QXLSurfaceCreate),
  1887. VMSTATE_UINT32(height, QXLSurfaceCreate),
  1888. VMSTATE_INT32(stride, QXLSurfaceCreate),
  1889. VMSTATE_UINT32(format, QXLSurfaceCreate),
  1890. VMSTATE_UINT32(position, QXLSurfaceCreate),
  1891. VMSTATE_UINT32(mouse_mode, QXLSurfaceCreate),
  1892. VMSTATE_UINT32(flags, QXLSurfaceCreate),
  1893. VMSTATE_UINT32(type, QXLSurfaceCreate),
  1894. VMSTATE_UINT64(mem, QXLSurfaceCreate),
  1895. VMSTATE_END_OF_LIST()
  1896. }
  1897. };
  1898. static VMStateDescription qxl_vmstate_monitors_config = {
  1899. .name = "qxl/monitors-config",
  1900. .version_id = 1,
  1901. .minimum_version_id = 1,
  1902. .fields = (VMStateField[]) {
  1903. VMSTATE_UINT64(guest_monitors_config, PCIQXLDevice),
  1904. VMSTATE_END_OF_LIST()
  1905. },
  1906. };
  1907. static VMStateDescription qxl_vmstate = {
  1908. .name = "qxl",
  1909. .version_id = QXL_SAVE_VERSION,
  1910. .minimum_version_id = QXL_SAVE_VERSION,
  1911. .pre_save = qxl_pre_save,
  1912. .pre_load = qxl_pre_load,
  1913. .post_load = qxl_post_load,
  1914. .fields = (VMStateField[]) {
  1915. VMSTATE_PCI_DEVICE(pci, PCIQXLDevice),
  1916. VMSTATE_STRUCT(vga, PCIQXLDevice, 0, vmstate_vga_common, VGACommonState),
  1917. VMSTATE_UINT32(shadow_rom.mode, PCIQXLDevice),
  1918. VMSTATE_UINT32(num_free_res, PCIQXLDevice),
  1919. VMSTATE_UINT32(last_release_offset, PCIQXLDevice),
  1920. VMSTATE_UINT32(mode, PCIQXLDevice),
  1921. VMSTATE_UINT32(ssd.unique, PCIQXLDevice),
  1922. VMSTATE_INT32_EQUAL(num_memslots, PCIQXLDevice),
  1923. VMSTATE_STRUCT_ARRAY(guest_slots, PCIQXLDevice, NUM_MEMSLOTS, 0,
  1924. qxl_memslot, struct guest_slots),
  1925. VMSTATE_STRUCT(guest_primary.surface, PCIQXLDevice, 0,
  1926. qxl_surface, QXLSurfaceCreate),
  1927. VMSTATE_INT32_EQUAL(num_surfaces, PCIQXLDevice),
  1928. VMSTATE_ARRAY(guest_surfaces.cmds, PCIQXLDevice, NUM_SURFACES, 0,
  1929. vmstate_info_uint64, uint64_t),
  1930. VMSTATE_UINT64(guest_cursor, PCIQXLDevice),
  1931. VMSTATE_END_OF_LIST()
  1932. },
  1933. .subsections = (VMStateSubsection[]) {
  1934. {
  1935. .vmsd = &qxl_vmstate_monitors_config,
  1936. .needed = qxl_monitors_config_needed,
  1937. }, {
  1938. /* empty */
  1939. }
  1940. }
  1941. };
  1942. static Property qxl_properties[] = {
  1943. DEFINE_PROP_UINT32("ram_size", PCIQXLDevice, vga.vram_size,
  1944. 64 * 1024 * 1024),
  1945. DEFINE_PROP_UINT32("vram_size", PCIQXLDevice, vram32_size,
  1946. 64 * 1024 * 1024),
  1947. DEFINE_PROP_UINT32("revision", PCIQXLDevice, revision,
  1948. QXL_DEFAULT_REVISION),
  1949. DEFINE_PROP_UINT32("debug", PCIQXLDevice, debug, 0),
  1950. DEFINE_PROP_UINT32("guestdebug", PCIQXLDevice, guestdebug, 0),
  1951. DEFINE_PROP_UINT32("cmdlog", PCIQXLDevice, cmdlog, 0),
  1952. DEFINE_PROP_UINT32("ram_size_mb", PCIQXLDevice, ram_size_mb, -1),
  1953. DEFINE_PROP_UINT32("vram_size_mb", PCIQXLDevice, vram32_size_mb, -1),
  1954. DEFINE_PROP_UINT32("vram64_size_mb", PCIQXLDevice, vram_size_mb, -1),
  1955. DEFINE_PROP_UINT32("vgamem_mb", PCIQXLDevice, vgamem_size_mb, 16),
  1956. DEFINE_PROP_END_OF_LIST(),
  1957. };
  1958. static void qxl_primary_class_init(ObjectClass *klass, void *data)
  1959. {
  1960. DeviceClass *dc = DEVICE_CLASS(klass);
  1961. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  1962. k->no_hotplug = 1;
  1963. k->init = qxl_init_primary;
  1964. k->romfile = "vgabios-qxl.bin";
  1965. k->vendor_id = REDHAT_PCI_VENDOR_ID;
  1966. k->device_id = QXL_DEVICE_ID_STABLE;
  1967. k->class_id = PCI_CLASS_DISPLAY_VGA;
  1968. dc->desc = "Spice QXL GPU (primary, vga compatible)";
  1969. dc->reset = qxl_reset_handler;
  1970. dc->vmsd = &qxl_vmstate;
  1971. dc->props = qxl_properties;
  1972. }
  1973. static TypeInfo qxl_primary_info = {
  1974. .name = "qxl-vga",
  1975. .parent = TYPE_PCI_DEVICE,
  1976. .instance_size = sizeof(PCIQXLDevice),
  1977. .class_init = qxl_primary_class_init,
  1978. };
  1979. static void qxl_secondary_class_init(ObjectClass *klass, void *data)
  1980. {
  1981. DeviceClass *dc = DEVICE_CLASS(klass);
  1982. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  1983. k->init = qxl_init_secondary;
  1984. k->vendor_id = REDHAT_PCI_VENDOR_ID;
  1985. k->device_id = QXL_DEVICE_ID_STABLE;
  1986. k->class_id = PCI_CLASS_DISPLAY_OTHER;
  1987. dc->desc = "Spice QXL GPU (secondary)";
  1988. dc->reset = qxl_reset_handler;
  1989. dc->vmsd = &qxl_vmstate;
  1990. dc->props = qxl_properties;
  1991. }
  1992. static TypeInfo qxl_secondary_info = {
  1993. .name = "qxl",
  1994. .parent = TYPE_PCI_DEVICE,
  1995. .instance_size = sizeof(PCIQXLDevice),
  1996. .class_init = qxl_secondary_class_init,
  1997. };
  1998. static void qxl_register_types(void)
  1999. {
  2000. type_register_static(&qxl_primary_info);
  2001. type_register_static(&qxl_secondary_info);
  2002. }
  2003. type_init(qxl_register_types)