pxa.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191
  1. /*
  2. * Intel XScale PXA255/270 processor support.
  3. *
  4. * Copyright (c) 2006 Openedhand Ltd.
  5. * Written by Andrzej Zaborowski <balrog@zabor.org>
  6. *
  7. * This code is licensed under the GNU GPL v2.
  8. */
  9. #ifndef PXA_H
  10. # define PXA_H "pxa.h"
  11. #include "memory.h"
  12. /* Interrupt numbers */
  13. # define PXA2XX_PIC_SSP3 0
  14. # define PXA2XX_PIC_USBH2 2
  15. # define PXA2XX_PIC_USBH1 3
  16. # define PXA2XX_PIC_KEYPAD 4
  17. # define PXA2XX_PIC_PWRI2C 6
  18. # define PXA25X_PIC_HWUART 7
  19. # define PXA27X_PIC_OST_4_11 7
  20. # define PXA2XX_PIC_GPIO_0 8
  21. # define PXA2XX_PIC_GPIO_1 9
  22. # define PXA2XX_PIC_GPIO_X 10
  23. # define PXA2XX_PIC_I2S 13
  24. # define PXA26X_PIC_ASSP 15
  25. # define PXA25X_PIC_NSSP 16
  26. # define PXA27X_PIC_SSP2 16
  27. # define PXA2XX_PIC_LCD 17
  28. # define PXA2XX_PIC_I2C 18
  29. # define PXA2XX_PIC_ICP 19
  30. # define PXA2XX_PIC_STUART 20
  31. # define PXA2XX_PIC_BTUART 21
  32. # define PXA2XX_PIC_FFUART 22
  33. # define PXA2XX_PIC_MMC 23
  34. # define PXA2XX_PIC_SSP 24
  35. # define PXA2XX_PIC_DMA 25
  36. # define PXA2XX_PIC_OST_0 26
  37. # define PXA2XX_PIC_RTC1HZ 30
  38. # define PXA2XX_PIC_RTCALARM 31
  39. /* DMA requests */
  40. # define PXA2XX_RX_RQ_I2S 2
  41. # define PXA2XX_TX_RQ_I2S 3
  42. # define PXA2XX_RX_RQ_BTUART 4
  43. # define PXA2XX_TX_RQ_BTUART 5
  44. # define PXA2XX_RX_RQ_FFUART 6
  45. # define PXA2XX_TX_RQ_FFUART 7
  46. # define PXA2XX_RX_RQ_SSP1 13
  47. # define PXA2XX_TX_RQ_SSP1 14
  48. # define PXA2XX_RX_RQ_SSP2 15
  49. # define PXA2XX_TX_RQ_SSP2 16
  50. # define PXA2XX_RX_RQ_ICP 17
  51. # define PXA2XX_TX_RQ_ICP 18
  52. # define PXA2XX_RX_RQ_STUART 19
  53. # define PXA2XX_TX_RQ_STUART 20
  54. # define PXA2XX_RX_RQ_MMCI 21
  55. # define PXA2XX_TX_RQ_MMCI 22
  56. # define PXA2XX_USB_RQ(x) ((x) + 24)
  57. # define PXA2XX_RX_RQ_SSP3 66
  58. # define PXA2XX_TX_RQ_SSP3 67
  59. # define PXA2XX_SDRAM_BASE 0xa0000000
  60. # define PXA2XX_INTERNAL_BASE 0x5c000000
  61. # define PXA2XX_INTERNAL_SIZE 0x40000
  62. /* pxa2xx_pic.c */
  63. DeviceState *pxa2xx_pic_init(target_phys_addr_t base, ARMCPU *cpu);
  64. /* pxa2xx_gpio.c */
  65. DeviceState *pxa2xx_gpio_init(target_phys_addr_t base,
  66. CPUARMState *env, DeviceState *pic, int lines);
  67. void pxa2xx_gpio_read_notifier(DeviceState *dev, qemu_irq handler);
  68. /* pxa2xx_dma.c */
  69. DeviceState *pxa255_dma_init(target_phys_addr_t base, qemu_irq irq);
  70. DeviceState *pxa27x_dma_init(target_phys_addr_t base, qemu_irq irq);
  71. /* pxa2xx_lcd.c */
  72. typedef struct PXA2xxLCDState PXA2xxLCDState;
  73. PXA2xxLCDState *pxa2xx_lcdc_init(MemoryRegion *sysmem,
  74. target_phys_addr_t base, qemu_irq irq);
  75. void pxa2xx_lcd_vsync_notifier(PXA2xxLCDState *s, qemu_irq handler);
  76. void pxa2xx_lcdc_oritentation(void *opaque, int angle);
  77. /* pxa2xx_mmci.c */
  78. typedef struct PXA2xxMMCIState PXA2xxMMCIState;
  79. PXA2xxMMCIState *pxa2xx_mmci_init(MemoryRegion *sysmem,
  80. target_phys_addr_t base,
  81. BlockDriverState *bd, qemu_irq irq,
  82. qemu_irq rx_dma, qemu_irq tx_dma);
  83. void pxa2xx_mmci_handlers(PXA2xxMMCIState *s, qemu_irq readonly,
  84. qemu_irq coverswitch);
  85. /* pxa2xx_pcmcia.c */
  86. typedef struct PXA2xxPCMCIAState PXA2xxPCMCIAState;
  87. PXA2xxPCMCIAState *pxa2xx_pcmcia_init(MemoryRegion *sysmem,
  88. target_phys_addr_t base);
  89. int pxa2xx_pcmcia_attach(void *opaque, PCMCIACardState *card);
  90. int pxa2xx_pcmcia_dettach(void *opaque);
  91. void pxa2xx_pcmcia_set_irq_cb(void *opaque, qemu_irq irq, qemu_irq cd_irq);
  92. /* pxa2xx_keypad.c */
  93. struct keymap {
  94. int column;
  95. int row;
  96. };
  97. typedef struct PXA2xxKeyPadState PXA2xxKeyPadState;
  98. PXA2xxKeyPadState *pxa27x_keypad_init(MemoryRegion *sysmem,
  99. target_phys_addr_t base,
  100. qemu_irq irq);
  101. void pxa27x_register_keypad(PXA2xxKeyPadState *kp, struct keymap *map,
  102. int size);
  103. /* pxa2xx.c */
  104. typedef struct PXA2xxI2CState PXA2xxI2CState;
  105. PXA2xxI2CState *pxa2xx_i2c_init(target_phys_addr_t base,
  106. qemu_irq irq, uint32_t page_size);
  107. i2c_bus *pxa2xx_i2c_bus(PXA2xxI2CState *s);
  108. typedef struct PXA2xxI2SState PXA2xxI2SState;
  109. typedef struct PXA2xxFIrState PXA2xxFIrState;
  110. typedef struct {
  111. ARMCPU *cpu;
  112. DeviceState *pic;
  113. qemu_irq reset;
  114. MemoryRegion sdram;
  115. MemoryRegion internal;
  116. MemoryRegion cm_iomem;
  117. MemoryRegion mm_iomem;
  118. MemoryRegion pm_iomem;
  119. DeviceState *dma;
  120. DeviceState *gpio;
  121. PXA2xxLCDState *lcd;
  122. SSIBus **ssp;
  123. PXA2xxI2CState *i2c[2];
  124. PXA2xxMMCIState *mmc;
  125. PXA2xxPCMCIAState *pcmcia[2];
  126. PXA2xxI2SState *i2s;
  127. PXA2xxFIrState *fir;
  128. PXA2xxKeyPadState *kp;
  129. /* Power management */
  130. target_phys_addr_t pm_base;
  131. uint32_t pm_regs[0x40];
  132. /* Clock management */
  133. target_phys_addr_t cm_base;
  134. uint32_t cm_regs[4];
  135. uint32_t clkcfg;
  136. /* Memory management */
  137. target_phys_addr_t mm_base;
  138. uint32_t mm_regs[0x1a];
  139. /* Performance monitoring */
  140. uint32_t pmnc;
  141. } PXA2xxState;
  142. struct PXA2xxI2SState {
  143. MemoryRegion iomem;
  144. qemu_irq irq;
  145. qemu_irq rx_dma;
  146. qemu_irq tx_dma;
  147. void (*data_req)(void *, int, int);
  148. uint32_t control[2];
  149. uint32_t status;
  150. uint32_t mask;
  151. uint32_t clk;
  152. int enable;
  153. int rx_len;
  154. int tx_len;
  155. void (*codec_out)(void *, uint32_t);
  156. uint32_t (*codec_in)(void *);
  157. void *opaque;
  158. int fifo_len;
  159. uint32_t fifo[16];
  160. };
  161. # define PA_FMT "0x%08lx"
  162. # define REG_FMT "0x" TARGET_FMT_plx
  163. PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size,
  164. const char *revision);
  165. PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size);
  166. #endif /* PXA_H */