2
0

omap_uart.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. /*
  2. * TI OMAP processors UART emulation.
  3. *
  4. * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
  5. * Copyright (C) 2007-2009 Nokia Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu-char.h"
  21. #include "hw.h"
  22. #include "omap.h"
  23. /* We use pc-style serial ports. */
  24. #include "pc.h"
  25. #include "exec-memory.h"
  26. /* UARTs */
  27. struct omap_uart_s {
  28. MemoryRegion iomem;
  29. target_phys_addr_t base;
  30. SerialState *serial; /* TODO */
  31. struct omap_target_agent_s *ta;
  32. omap_clk fclk;
  33. qemu_irq irq;
  34. uint8_t eblr;
  35. uint8_t syscontrol;
  36. uint8_t wkup;
  37. uint8_t cfps;
  38. uint8_t mdr[2];
  39. uint8_t scr;
  40. uint8_t clksel;
  41. };
  42. void omap_uart_reset(struct omap_uart_s *s)
  43. {
  44. s->eblr = 0x00;
  45. s->syscontrol = 0;
  46. s->wkup = 0x3f;
  47. s->cfps = 0x69;
  48. s->clksel = 0;
  49. }
  50. struct omap_uart_s *omap_uart_init(target_phys_addr_t base,
  51. qemu_irq irq, omap_clk fclk, omap_clk iclk,
  52. qemu_irq txdma, qemu_irq rxdma,
  53. const char *label, CharDriverState *chr)
  54. {
  55. struct omap_uart_s *s = (struct omap_uart_s *)
  56. g_malloc0(sizeof(struct omap_uart_s));
  57. s->base = base;
  58. s->fclk = fclk;
  59. s->irq = irq;
  60. s->serial = serial_mm_init(get_system_memory(), base, 2, irq,
  61. omap_clk_getrate(fclk)/16,
  62. chr ?: qemu_chr_new(label, "null", NULL),
  63. DEVICE_NATIVE_ENDIAN);
  64. return s;
  65. }
  66. static uint64_t omap_uart_read(void *opaque, target_phys_addr_t addr,
  67. unsigned size)
  68. {
  69. struct omap_uart_s *s = (struct omap_uart_s *) opaque;
  70. if (size == 4) {
  71. return omap_badwidth_read8(opaque, addr);
  72. }
  73. switch (addr) {
  74. case 0x20: /* MDR1 */
  75. return s->mdr[0];
  76. case 0x24: /* MDR2 */
  77. return s->mdr[1];
  78. case 0x40: /* SCR */
  79. return s->scr;
  80. case 0x44: /* SSR */
  81. return 0x0;
  82. case 0x48: /* EBLR (OMAP2) */
  83. return s->eblr;
  84. case 0x4C: /* OSC_12M_SEL (OMAP1) */
  85. return s->clksel;
  86. case 0x50: /* MVR */
  87. return 0x30;
  88. case 0x54: /* SYSC (OMAP2) */
  89. return s->syscontrol;
  90. case 0x58: /* SYSS (OMAP2) */
  91. return 1;
  92. case 0x5c: /* WER (OMAP2) */
  93. return s->wkup;
  94. case 0x60: /* CFPS (OMAP2) */
  95. return s->cfps;
  96. }
  97. OMAP_BAD_REG(addr);
  98. return 0;
  99. }
  100. static void omap_uart_write(void *opaque, target_phys_addr_t addr,
  101. uint64_t value, unsigned size)
  102. {
  103. struct omap_uart_s *s = (struct omap_uart_s *) opaque;
  104. if (size == 4) {
  105. return omap_badwidth_write8(opaque, addr, value);
  106. }
  107. switch (addr) {
  108. case 0x20: /* MDR1 */
  109. s->mdr[0] = value & 0x7f;
  110. break;
  111. case 0x24: /* MDR2 */
  112. s->mdr[1] = value & 0xff;
  113. break;
  114. case 0x40: /* SCR */
  115. s->scr = value & 0xff;
  116. break;
  117. case 0x48: /* EBLR (OMAP2) */
  118. s->eblr = value & 0xff;
  119. break;
  120. case 0x4C: /* OSC_12M_SEL (OMAP1) */
  121. s->clksel = value & 1;
  122. break;
  123. case 0x44: /* SSR */
  124. case 0x50: /* MVR */
  125. case 0x58: /* SYSS (OMAP2) */
  126. OMAP_RO_REG(addr);
  127. break;
  128. case 0x54: /* SYSC (OMAP2) */
  129. s->syscontrol = value & 0x1d;
  130. if (value & 2)
  131. omap_uart_reset(s);
  132. break;
  133. case 0x5c: /* WER (OMAP2) */
  134. s->wkup = value & 0x7f;
  135. break;
  136. case 0x60: /* CFPS (OMAP2) */
  137. s->cfps = value & 0xff;
  138. break;
  139. default:
  140. OMAP_BAD_REG(addr);
  141. }
  142. }
  143. static const MemoryRegionOps omap_uart_ops = {
  144. .read = omap_uart_read,
  145. .write = omap_uart_write,
  146. .endianness = DEVICE_NATIVE_ENDIAN,
  147. };
  148. struct omap_uart_s *omap2_uart_init(MemoryRegion *sysmem,
  149. struct omap_target_agent_s *ta,
  150. qemu_irq irq, omap_clk fclk, omap_clk iclk,
  151. qemu_irq txdma, qemu_irq rxdma,
  152. const char *label, CharDriverState *chr)
  153. {
  154. target_phys_addr_t base = omap_l4_attach(ta, 0, NULL);
  155. struct omap_uart_s *s = omap_uart_init(base, irq,
  156. fclk, iclk, txdma, rxdma, label, chr);
  157. memory_region_init_io(&s->iomem, &omap_uart_ops, s, "omap.uart", 0x100);
  158. s->ta = ta;
  159. memory_region_add_subregion(sysmem, base + 0x20, &s->iomem);
  160. return s;
  161. }
  162. void omap_uart_attach(struct omap_uart_s *s, CharDriverState *chr)
  163. {
  164. /* TODO: Should reuse or destroy current s->serial */
  165. s->serial = serial_mm_init(get_system_memory(), s->base, 2, s->irq,
  166. omap_clk_getrate(s->fclk) / 16,
  167. chr ?: qemu_chr_new("null", "null", NULL),
  168. DEVICE_NATIVE_ENDIAN);
  169. }