2
0

omap_i2c.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492
  1. /*
  2. * TI OMAP on-chip I2C controller. Only "new I2C" mode supported.
  3. *
  4. * Copyright (C) 2007 Andrzej Zaborowski <balrog@zabor.org>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "hw.h"
  20. #include "i2c.h"
  21. #include "omap.h"
  22. #include "sysbus.h"
  23. typedef struct OMAPI2CState {
  24. SysBusDevice busdev;
  25. MemoryRegion iomem;
  26. qemu_irq irq;
  27. qemu_irq drq[2];
  28. i2c_bus *bus;
  29. uint8_t revision;
  30. void *iclk;
  31. void *fclk;
  32. uint8_t mask;
  33. uint16_t stat;
  34. uint16_t dma;
  35. uint16_t count;
  36. int count_cur;
  37. uint32_t fifo;
  38. int rxlen;
  39. int txlen;
  40. uint16_t control;
  41. uint16_t addr[2];
  42. uint8_t divider;
  43. uint8_t times[2];
  44. uint16_t test;
  45. } OMAPI2CState;
  46. #define OMAP2_INTR_REV 0x34
  47. #define OMAP2_GC_REV 0x34
  48. static void omap_i2c_interrupts_update(OMAPI2CState *s)
  49. {
  50. qemu_set_irq(s->irq, s->stat & s->mask);
  51. if ((s->dma >> 15) & 1) /* RDMA_EN */
  52. qemu_set_irq(s->drq[0], (s->stat >> 3) & 1); /* RRDY */
  53. if ((s->dma >> 7) & 1) /* XDMA_EN */
  54. qemu_set_irq(s->drq[1], (s->stat >> 4) & 1); /* XRDY */
  55. }
  56. static void omap_i2c_fifo_run(OMAPI2CState *s)
  57. {
  58. int ack = 1;
  59. if (!i2c_bus_busy(s->bus))
  60. return;
  61. if ((s->control >> 2) & 1) { /* RM */
  62. if ((s->control >> 1) & 1) { /* STP */
  63. i2c_end_transfer(s->bus);
  64. s->control &= ~(1 << 1); /* STP */
  65. s->count_cur = s->count;
  66. s->txlen = 0;
  67. } else if ((s->control >> 9) & 1) { /* TRX */
  68. while (ack && s->txlen)
  69. ack = (i2c_send(s->bus,
  70. (s->fifo >> ((-- s->txlen) << 3)) &
  71. 0xff) >= 0);
  72. s->stat |= 1 << 4; /* XRDY */
  73. } else {
  74. while (s->rxlen < 4)
  75. s->fifo |= i2c_recv(s->bus) << ((s->rxlen ++) << 3);
  76. s->stat |= 1 << 3; /* RRDY */
  77. }
  78. } else {
  79. if ((s->control >> 9) & 1) { /* TRX */
  80. while (ack && s->count_cur && s->txlen) {
  81. ack = (i2c_send(s->bus,
  82. (s->fifo >> ((-- s->txlen) << 3)) &
  83. 0xff) >= 0);
  84. s->count_cur --;
  85. }
  86. if (ack && s->count_cur)
  87. s->stat |= 1 << 4; /* XRDY */
  88. else
  89. s->stat &= ~(1 << 4); /* XRDY */
  90. if (!s->count_cur) {
  91. s->stat |= 1 << 2; /* ARDY */
  92. s->control &= ~(1 << 10); /* MST */
  93. }
  94. } else {
  95. while (s->count_cur && s->rxlen < 4) {
  96. s->fifo |= i2c_recv(s->bus) << ((s->rxlen ++) << 3);
  97. s->count_cur --;
  98. }
  99. if (s->rxlen)
  100. s->stat |= 1 << 3; /* RRDY */
  101. else
  102. s->stat &= ~(1 << 3); /* RRDY */
  103. }
  104. if (!s->count_cur) {
  105. if ((s->control >> 1) & 1) { /* STP */
  106. i2c_end_transfer(s->bus);
  107. s->control &= ~(1 << 1); /* STP */
  108. s->count_cur = s->count;
  109. s->txlen = 0;
  110. } else {
  111. s->stat |= 1 << 2; /* ARDY */
  112. s->control &= ~(1 << 10); /* MST */
  113. }
  114. }
  115. }
  116. s->stat |= (!ack) << 1; /* NACK */
  117. if (!ack)
  118. s->control &= ~(1 << 1); /* STP */
  119. }
  120. static void omap_i2c_reset(DeviceState *dev)
  121. {
  122. OMAPI2CState *s = FROM_SYSBUS(OMAPI2CState,
  123. sysbus_from_qdev(dev));
  124. s->mask = 0;
  125. s->stat = 0;
  126. s->dma = 0;
  127. s->count = 0;
  128. s->count_cur = 0;
  129. s->fifo = 0;
  130. s->rxlen = 0;
  131. s->txlen = 0;
  132. s->control = 0;
  133. s->addr[0] = 0;
  134. s->addr[1] = 0;
  135. s->divider = 0;
  136. s->times[0] = 0;
  137. s->times[1] = 0;
  138. s->test = 0;
  139. }
  140. static uint32_t omap_i2c_read(void *opaque, target_phys_addr_t addr)
  141. {
  142. OMAPI2CState *s = opaque;
  143. int offset = addr & OMAP_MPUI_REG_MASK;
  144. uint16_t ret;
  145. switch (offset) {
  146. case 0x00: /* I2C_REV */
  147. return s->revision; /* REV */
  148. case 0x04: /* I2C_IE */
  149. return s->mask;
  150. case 0x08: /* I2C_STAT */
  151. return s->stat | (i2c_bus_busy(s->bus) << 12);
  152. case 0x0c: /* I2C_IV */
  153. if (s->revision >= OMAP2_INTR_REV)
  154. break;
  155. ret = ffs(s->stat & s->mask);
  156. if (ret)
  157. s->stat ^= 1 << (ret - 1);
  158. omap_i2c_interrupts_update(s);
  159. return ret;
  160. case 0x10: /* I2C_SYSS */
  161. return (s->control >> 15) & 1; /* I2C_EN */
  162. case 0x14: /* I2C_BUF */
  163. return s->dma;
  164. case 0x18: /* I2C_CNT */
  165. return s->count_cur; /* DCOUNT */
  166. case 0x1c: /* I2C_DATA */
  167. ret = 0;
  168. if (s->control & (1 << 14)) { /* BE */
  169. ret |= ((s->fifo >> 0) & 0xff) << 8;
  170. ret |= ((s->fifo >> 8) & 0xff) << 0;
  171. } else {
  172. ret |= ((s->fifo >> 8) & 0xff) << 8;
  173. ret |= ((s->fifo >> 0) & 0xff) << 0;
  174. }
  175. if (s->rxlen == 1) {
  176. s->stat |= 1 << 15; /* SBD */
  177. s->rxlen = 0;
  178. } else if (s->rxlen > 1) {
  179. if (s->rxlen > 2)
  180. s->fifo >>= 16;
  181. s->rxlen -= 2;
  182. } else {
  183. /* XXX: remote access (qualifier) error - what's that? */
  184. }
  185. if (!s->rxlen) {
  186. s->stat &= ~(1 << 3); /* RRDY */
  187. if (((s->control >> 10) & 1) && /* MST */
  188. ((~s->control >> 9) & 1)) { /* TRX */
  189. s->stat |= 1 << 2; /* ARDY */
  190. s->control &= ~(1 << 10); /* MST */
  191. }
  192. }
  193. s->stat &= ~(1 << 11); /* ROVR */
  194. omap_i2c_fifo_run(s);
  195. omap_i2c_interrupts_update(s);
  196. return ret;
  197. case 0x20: /* I2C_SYSC */
  198. return 0;
  199. case 0x24: /* I2C_CON */
  200. return s->control;
  201. case 0x28: /* I2C_OA */
  202. return s->addr[0];
  203. case 0x2c: /* I2C_SA */
  204. return s->addr[1];
  205. case 0x30: /* I2C_PSC */
  206. return s->divider;
  207. case 0x34: /* I2C_SCLL */
  208. return s->times[0];
  209. case 0x38: /* I2C_SCLH */
  210. return s->times[1];
  211. case 0x3c: /* I2C_SYSTEST */
  212. if (s->test & (1 << 15)) { /* ST_EN */
  213. s->test ^= 0xa;
  214. return s->test;
  215. } else
  216. return s->test & ~0x300f;
  217. }
  218. OMAP_BAD_REG(addr);
  219. return 0;
  220. }
  221. static void omap_i2c_write(void *opaque, target_phys_addr_t addr,
  222. uint32_t value)
  223. {
  224. OMAPI2CState *s = opaque;
  225. int offset = addr & OMAP_MPUI_REG_MASK;
  226. int nack;
  227. switch (offset) {
  228. case 0x00: /* I2C_REV */
  229. case 0x0c: /* I2C_IV */
  230. case 0x10: /* I2C_SYSS */
  231. OMAP_RO_REG(addr);
  232. return;
  233. case 0x04: /* I2C_IE */
  234. s->mask = value & (s->revision < OMAP2_GC_REV ? 0x1f : 0x3f);
  235. break;
  236. case 0x08: /* I2C_STAT */
  237. if (s->revision < OMAP2_INTR_REV) {
  238. OMAP_RO_REG(addr);
  239. return;
  240. }
  241. /* RRDY and XRDY are reset by hardware. (in all versions???) */
  242. s->stat &= ~(value & 0x27);
  243. omap_i2c_interrupts_update(s);
  244. break;
  245. case 0x14: /* I2C_BUF */
  246. s->dma = value & 0x8080;
  247. if (value & (1 << 15)) /* RDMA_EN */
  248. s->mask &= ~(1 << 3); /* RRDY_IE */
  249. if (value & (1 << 7)) /* XDMA_EN */
  250. s->mask &= ~(1 << 4); /* XRDY_IE */
  251. break;
  252. case 0x18: /* I2C_CNT */
  253. s->count = value; /* DCOUNT */
  254. break;
  255. case 0x1c: /* I2C_DATA */
  256. if (s->txlen > 2) {
  257. /* XXX: remote access (qualifier) error - what's that? */
  258. break;
  259. }
  260. s->fifo <<= 16;
  261. s->txlen += 2;
  262. if (s->control & (1 << 14)) { /* BE */
  263. s->fifo |= ((value >> 8) & 0xff) << 8;
  264. s->fifo |= ((value >> 0) & 0xff) << 0;
  265. } else {
  266. s->fifo |= ((value >> 0) & 0xff) << 8;
  267. s->fifo |= ((value >> 8) & 0xff) << 0;
  268. }
  269. s->stat &= ~(1 << 10); /* XUDF */
  270. if (s->txlen > 2)
  271. s->stat &= ~(1 << 4); /* XRDY */
  272. omap_i2c_fifo_run(s);
  273. omap_i2c_interrupts_update(s);
  274. break;
  275. case 0x20: /* I2C_SYSC */
  276. if (s->revision < OMAP2_INTR_REV) {
  277. OMAP_BAD_REG(addr);
  278. return;
  279. }
  280. if (value & 2)
  281. omap_i2c_reset(&s->busdev.qdev);
  282. break;
  283. case 0x24: /* I2C_CON */
  284. s->control = value & 0xcf87;
  285. if (~value & (1 << 15)) { /* I2C_EN */
  286. if (s->revision < OMAP2_INTR_REV)
  287. omap_i2c_reset(&s->busdev.qdev);
  288. break;
  289. }
  290. if ((value & (1 << 15)) && !(value & (1 << 10))) { /* MST */
  291. fprintf(stderr, "%s: I^2C slave mode not supported\n",
  292. __FUNCTION__);
  293. break;
  294. }
  295. if ((value & (1 << 15)) && value & (1 << 8)) { /* XA */
  296. fprintf(stderr, "%s: 10-bit addressing mode not supported\n",
  297. __FUNCTION__);
  298. break;
  299. }
  300. if ((value & (1 << 15)) && value & (1 << 0)) { /* STT */
  301. nack = !!i2c_start_transfer(s->bus, s->addr[1], /* SA */
  302. (~value >> 9) & 1); /* TRX */
  303. s->stat |= nack << 1; /* NACK */
  304. s->control &= ~(1 << 0); /* STT */
  305. s->fifo = 0;
  306. if (nack)
  307. s->control &= ~(1 << 1); /* STP */
  308. else {
  309. s->count_cur = s->count;
  310. omap_i2c_fifo_run(s);
  311. }
  312. omap_i2c_interrupts_update(s);
  313. }
  314. break;
  315. case 0x28: /* I2C_OA */
  316. s->addr[0] = value & 0x3ff;
  317. break;
  318. case 0x2c: /* I2C_SA */
  319. s->addr[1] = value & 0x3ff;
  320. break;
  321. case 0x30: /* I2C_PSC */
  322. s->divider = value;
  323. break;
  324. case 0x34: /* I2C_SCLL */
  325. s->times[0] = value;
  326. break;
  327. case 0x38: /* I2C_SCLH */
  328. s->times[1] = value;
  329. break;
  330. case 0x3c: /* I2C_SYSTEST */
  331. s->test = value & 0xf80f;
  332. if (value & (1 << 11)) /* SBB */
  333. if (s->revision >= OMAP2_INTR_REV) {
  334. s->stat |= 0x3f;
  335. omap_i2c_interrupts_update(s);
  336. }
  337. if (value & (1 << 15)) /* ST_EN */
  338. fprintf(stderr, "%s: System Test not supported\n", __FUNCTION__);
  339. break;
  340. default:
  341. OMAP_BAD_REG(addr);
  342. return;
  343. }
  344. }
  345. static void omap_i2c_writeb(void *opaque, target_phys_addr_t addr,
  346. uint32_t value)
  347. {
  348. OMAPI2CState *s = opaque;
  349. int offset = addr & OMAP_MPUI_REG_MASK;
  350. switch (offset) {
  351. case 0x1c: /* I2C_DATA */
  352. if (s->txlen > 2) {
  353. /* XXX: remote access (qualifier) error - what's that? */
  354. break;
  355. }
  356. s->fifo <<= 8;
  357. s->txlen += 1;
  358. s->fifo |= value & 0xff;
  359. s->stat &= ~(1 << 10); /* XUDF */
  360. if (s->txlen > 2)
  361. s->stat &= ~(1 << 4); /* XRDY */
  362. omap_i2c_fifo_run(s);
  363. omap_i2c_interrupts_update(s);
  364. break;
  365. default:
  366. OMAP_BAD_REG(addr);
  367. return;
  368. }
  369. }
  370. static const MemoryRegionOps omap_i2c_ops = {
  371. .old_mmio = {
  372. .read = {
  373. omap_badwidth_read16,
  374. omap_i2c_read,
  375. omap_badwidth_read16,
  376. },
  377. .write = {
  378. omap_i2c_writeb, /* Only the last fifo write can be 8 bit. */
  379. omap_i2c_write,
  380. omap_badwidth_write16,
  381. },
  382. },
  383. .endianness = DEVICE_NATIVE_ENDIAN,
  384. };
  385. static int omap_i2c_init(SysBusDevice *dev)
  386. {
  387. OMAPI2CState *s = FROM_SYSBUS(OMAPI2CState, dev);
  388. if (!s->fclk) {
  389. hw_error("omap_i2c: fclk not connected\n");
  390. }
  391. if (s->revision >= OMAP2_INTR_REV && !s->iclk) {
  392. /* Note that OMAP1 doesn't have a separate interface clock */
  393. hw_error("omap_i2c: iclk not connected\n");
  394. }
  395. sysbus_init_irq(dev, &s->irq);
  396. sysbus_init_irq(dev, &s->drq[0]);
  397. sysbus_init_irq(dev, &s->drq[1]);
  398. memory_region_init_io(&s->iomem, &omap_i2c_ops, s, "omap.i2c",
  399. (s->revision < OMAP2_INTR_REV) ? 0x800 : 0x1000);
  400. sysbus_init_mmio(dev, &s->iomem);
  401. s->bus = i2c_init_bus(&dev->qdev, NULL);
  402. return 0;
  403. }
  404. static Property omap_i2c_properties[] = {
  405. DEFINE_PROP_UINT8("revision", OMAPI2CState, revision, 0),
  406. DEFINE_PROP_PTR("iclk", OMAPI2CState, iclk),
  407. DEFINE_PROP_PTR("fclk", OMAPI2CState, fclk),
  408. DEFINE_PROP_END_OF_LIST(),
  409. };
  410. static void omap_i2c_class_init(ObjectClass *klass, void *data)
  411. {
  412. DeviceClass *dc = DEVICE_CLASS(klass);
  413. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  414. k->init = omap_i2c_init;
  415. dc->props = omap_i2c_properties;
  416. dc->reset = omap_i2c_reset;
  417. }
  418. static TypeInfo omap_i2c_info = {
  419. .name = "omap_i2c",
  420. .parent = TYPE_SYS_BUS_DEVICE,
  421. .instance_size = sizeof(OMAPI2CState),
  422. .class_init = omap_i2c_class_init,
  423. };
  424. static void omap_i2c_register_types(void)
  425. {
  426. type_register_static(&omap_i2c_info);
  427. }
  428. i2c_bus *omap_i2c_bus(DeviceState *omap_i2c)
  429. {
  430. OMAPI2CState *s = FROM_SYSBUS(OMAPI2CState, sysbus_from_qdev(omap_i2c));
  431. return s->bus;
  432. }
  433. type_init(omap_i2c_register_types)