omap_gpio.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792
  1. /*
  2. * TI OMAP processors GPIO emulation.
  3. *
  4. * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
  5. * Copyright (C) 2007-2009 Nokia Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "hw.h"
  21. #include "omap.h"
  22. #include "sysbus.h"
  23. struct omap_gpio_s {
  24. qemu_irq irq;
  25. qemu_irq handler[16];
  26. uint16_t inputs;
  27. uint16_t outputs;
  28. uint16_t dir;
  29. uint16_t edge;
  30. uint16_t mask;
  31. uint16_t ints;
  32. uint16_t pins;
  33. };
  34. struct omap_gpif_s {
  35. SysBusDevice busdev;
  36. MemoryRegion iomem;
  37. int mpu_model;
  38. void *clk;
  39. struct omap_gpio_s omap1;
  40. };
  41. /* General-Purpose I/O of OMAP1 */
  42. static void omap_gpio_set(void *opaque, int line, int level)
  43. {
  44. struct omap_gpio_s *s = &((struct omap_gpif_s *) opaque)->omap1;
  45. uint16_t prev = s->inputs;
  46. if (level)
  47. s->inputs |= 1 << line;
  48. else
  49. s->inputs &= ~(1 << line);
  50. if (((s->edge & s->inputs & ~prev) | (~s->edge & ~s->inputs & prev)) &
  51. (1 << line) & s->dir & ~s->mask) {
  52. s->ints |= 1 << line;
  53. qemu_irq_raise(s->irq);
  54. }
  55. }
  56. static uint64_t omap_gpio_read(void *opaque, target_phys_addr_t addr,
  57. unsigned size)
  58. {
  59. struct omap_gpio_s *s = (struct omap_gpio_s *) opaque;
  60. int offset = addr & OMAP_MPUI_REG_MASK;
  61. if (size != 2) {
  62. return omap_badwidth_read16(opaque, addr);
  63. }
  64. switch (offset) {
  65. case 0x00: /* DATA_INPUT */
  66. return s->inputs & s->pins;
  67. case 0x04: /* DATA_OUTPUT */
  68. return s->outputs;
  69. case 0x08: /* DIRECTION_CONTROL */
  70. return s->dir;
  71. case 0x0c: /* INTERRUPT_CONTROL */
  72. return s->edge;
  73. case 0x10: /* INTERRUPT_MASK */
  74. return s->mask;
  75. case 0x14: /* INTERRUPT_STATUS */
  76. return s->ints;
  77. case 0x18: /* PIN_CONTROL (not in OMAP310) */
  78. OMAP_BAD_REG(addr);
  79. return s->pins;
  80. }
  81. OMAP_BAD_REG(addr);
  82. return 0;
  83. }
  84. static void omap_gpio_write(void *opaque, target_phys_addr_t addr,
  85. uint64_t value, unsigned size)
  86. {
  87. struct omap_gpio_s *s = (struct omap_gpio_s *) opaque;
  88. int offset = addr & OMAP_MPUI_REG_MASK;
  89. uint16_t diff;
  90. int ln;
  91. if (size != 2) {
  92. return omap_badwidth_write16(opaque, addr, value);
  93. }
  94. switch (offset) {
  95. case 0x00: /* DATA_INPUT */
  96. OMAP_RO_REG(addr);
  97. return;
  98. case 0x04: /* DATA_OUTPUT */
  99. diff = (s->outputs ^ value) & ~s->dir;
  100. s->outputs = value;
  101. while ((ln = ffs(diff))) {
  102. ln --;
  103. if (s->handler[ln])
  104. qemu_set_irq(s->handler[ln], (value >> ln) & 1);
  105. diff &= ~(1 << ln);
  106. }
  107. break;
  108. case 0x08: /* DIRECTION_CONTROL */
  109. diff = s->outputs & (s->dir ^ value);
  110. s->dir = value;
  111. value = s->outputs & ~s->dir;
  112. while ((ln = ffs(diff))) {
  113. ln --;
  114. if (s->handler[ln])
  115. qemu_set_irq(s->handler[ln], (value >> ln) & 1);
  116. diff &= ~(1 << ln);
  117. }
  118. break;
  119. case 0x0c: /* INTERRUPT_CONTROL */
  120. s->edge = value;
  121. break;
  122. case 0x10: /* INTERRUPT_MASK */
  123. s->mask = value;
  124. break;
  125. case 0x14: /* INTERRUPT_STATUS */
  126. s->ints &= ~value;
  127. if (!s->ints)
  128. qemu_irq_lower(s->irq);
  129. break;
  130. case 0x18: /* PIN_CONTROL (not in OMAP310 TRM) */
  131. OMAP_BAD_REG(addr);
  132. s->pins = value;
  133. break;
  134. default:
  135. OMAP_BAD_REG(addr);
  136. return;
  137. }
  138. }
  139. /* *Some* sources say the memory region is 32-bit. */
  140. static const MemoryRegionOps omap_gpio_ops = {
  141. .read = omap_gpio_read,
  142. .write = omap_gpio_write,
  143. .endianness = DEVICE_NATIVE_ENDIAN,
  144. };
  145. static void omap_gpio_reset(struct omap_gpio_s *s)
  146. {
  147. s->inputs = 0;
  148. s->outputs = ~0;
  149. s->dir = ~0;
  150. s->edge = ~0;
  151. s->mask = ~0;
  152. s->ints = 0;
  153. s->pins = ~0;
  154. }
  155. struct omap2_gpio_s {
  156. qemu_irq irq[2];
  157. qemu_irq wkup;
  158. qemu_irq *handler;
  159. MemoryRegion iomem;
  160. uint8_t revision;
  161. uint8_t config[2];
  162. uint32_t inputs;
  163. uint32_t outputs;
  164. uint32_t dir;
  165. uint32_t level[2];
  166. uint32_t edge[2];
  167. uint32_t mask[2];
  168. uint32_t wumask;
  169. uint32_t ints[2];
  170. uint32_t debounce;
  171. uint8_t delay;
  172. };
  173. struct omap2_gpif_s {
  174. SysBusDevice busdev;
  175. MemoryRegion iomem;
  176. int mpu_model;
  177. void *iclk;
  178. void *fclk[6];
  179. int modulecount;
  180. struct omap2_gpio_s *modules;
  181. qemu_irq *handler;
  182. int autoidle;
  183. int gpo;
  184. };
  185. /* General-Purpose Interface of OMAP2/3 */
  186. static inline void omap2_gpio_module_int_update(struct omap2_gpio_s *s,
  187. int line)
  188. {
  189. qemu_set_irq(s->irq[line], s->ints[line] & s->mask[line]);
  190. }
  191. static void omap2_gpio_module_wake(struct omap2_gpio_s *s, int line)
  192. {
  193. if (!(s->config[0] & (1 << 2))) /* ENAWAKEUP */
  194. return;
  195. if (!(s->config[0] & (3 << 3))) /* Force Idle */
  196. return;
  197. if (!(s->wumask & (1 << line)))
  198. return;
  199. qemu_irq_raise(s->wkup);
  200. }
  201. static inline void omap2_gpio_module_out_update(struct omap2_gpio_s *s,
  202. uint32_t diff)
  203. {
  204. int ln;
  205. s->outputs ^= diff;
  206. diff &= ~s->dir;
  207. while ((ln = ffs(diff))) {
  208. ln --;
  209. qemu_set_irq(s->handler[ln], (s->outputs >> ln) & 1);
  210. diff &= ~(1 << ln);
  211. }
  212. }
  213. static void omap2_gpio_module_level_update(struct omap2_gpio_s *s, int line)
  214. {
  215. s->ints[line] |= s->dir &
  216. ((s->inputs & s->level[1]) | (~s->inputs & s->level[0]));
  217. omap2_gpio_module_int_update(s, line);
  218. }
  219. static inline void omap2_gpio_module_int(struct omap2_gpio_s *s, int line)
  220. {
  221. s->ints[0] |= 1 << line;
  222. omap2_gpio_module_int_update(s, 0);
  223. s->ints[1] |= 1 << line;
  224. omap2_gpio_module_int_update(s, 1);
  225. omap2_gpio_module_wake(s, line);
  226. }
  227. static void omap2_gpio_set(void *opaque, int line, int level)
  228. {
  229. struct omap2_gpif_s *p = opaque;
  230. struct omap2_gpio_s *s = &p->modules[line >> 5];
  231. line &= 31;
  232. if (level) {
  233. if (s->dir & (1 << line) & ((~s->inputs & s->edge[0]) | s->level[1]))
  234. omap2_gpio_module_int(s, line);
  235. s->inputs |= 1 << line;
  236. } else {
  237. if (s->dir & (1 << line) & ((s->inputs & s->edge[1]) | s->level[0]))
  238. omap2_gpio_module_int(s, line);
  239. s->inputs &= ~(1 << line);
  240. }
  241. }
  242. static void omap2_gpio_module_reset(struct omap2_gpio_s *s)
  243. {
  244. s->config[0] = 0;
  245. s->config[1] = 2;
  246. s->ints[0] = 0;
  247. s->ints[1] = 0;
  248. s->mask[0] = 0;
  249. s->mask[1] = 0;
  250. s->wumask = 0;
  251. s->dir = ~0;
  252. s->level[0] = 0;
  253. s->level[1] = 0;
  254. s->edge[0] = 0;
  255. s->edge[1] = 0;
  256. s->debounce = 0;
  257. s->delay = 0;
  258. }
  259. static uint32_t omap2_gpio_module_read(void *opaque, target_phys_addr_t addr)
  260. {
  261. struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque;
  262. switch (addr) {
  263. case 0x00: /* GPIO_REVISION */
  264. return s->revision;
  265. case 0x10: /* GPIO_SYSCONFIG */
  266. return s->config[0];
  267. case 0x14: /* GPIO_SYSSTATUS */
  268. return 0x01;
  269. case 0x18: /* GPIO_IRQSTATUS1 */
  270. return s->ints[0];
  271. case 0x1c: /* GPIO_IRQENABLE1 */
  272. case 0x60: /* GPIO_CLEARIRQENABLE1 */
  273. case 0x64: /* GPIO_SETIRQENABLE1 */
  274. return s->mask[0];
  275. case 0x20: /* GPIO_WAKEUPENABLE */
  276. case 0x80: /* GPIO_CLEARWKUENA */
  277. case 0x84: /* GPIO_SETWKUENA */
  278. return s->wumask;
  279. case 0x28: /* GPIO_IRQSTATUS2 */
  280. return s->ints[1];
  281. case 0x2c: /* GPIO_IRQENABLE2 */
  282. case 0x70: /* GPIO_CLEARIRQENABLE2 */
  283. case 0x74: /* GPIO_SETIREQNEABLE2 */
  284. return s->mask[1];
  285. case 0x30: /* GPIO_CTRL */
  286. return s->config[1];
  287. case 0x34: /* GPIO_OE */
  288. return s->dir;
  289. case 0x38: /* GPIO_DATAIN */
  290. return s->inputs;
  291. case 0x3c: /* GPIO_DATAOUT */
  292. case 0x90: /* GPIO_CLEARDATAOUT */
  293. case 0x94: /* GPIO_SETDATAOUT */
  294. return s->outputs;
  295. case 0x40: /* GPIO_LEVELDETECT0 */
  296. return s->level[0];
  297. case 0x44: /* GPIO_LEVELDETECT1 */
  298. return s->level[1];
  299. case 0x48: /* GPIO_RISINGDETECT */
  300. return s->edge[0];
  301. case 0x4c: /* GPIO_FALLINGDETECT */
  302. return s->edge[1];
  303. case 0x50: /* GPIO_DEBOUNCENABLE */
  304. return s->debounce;
  305. case 0x54: /* GPIO_DEBOUNCINGTIME */
  306. return s->delay;
  307. }
  308. OMAP_BAD_REG(addr);
  309. return 0;
  310. }
  311. static void omap2_gpio_module_write(void *opaque, target_phys_addr_t addr,
  312. uint32_t value)
  313. {
  314. struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque;
  315. uint32_t diff;
  316. int ln;
  317. switch (addr) {
  318. case 0x00: /* GPIO_REVISION */
  319. case 0x14: /* GPIO_SYSSTATUS */
  320. case 0x38: /* GPIO_DATAIN */
  321. OMAP_RO_REG(addr);
  322. break;
  323. case 0x10: /* GPIO_SYSCONFIG */
  324. if (((value >> 3) & 3) == 3)
  325. fprintf(stderr, "%s: bad IDLEMODE value\n", __FUNCTION__);
  326. if (value & 2)
  327. omap2_gpio_module_reset(s);
  328. s->config[0] = value & 0x1d;
  329. break;
  330. case 0x18: /* GPIO_IRQSTATUS1 */
  331. if (s->ints[0] & value) {
  332. s->ints[0] &= ~value;
  333. omap2_gpio_module_level_update(s, 0);
  334. }
  335. break;
  336. case 0x1c: /* GPIO_IRQENABLE1 */
  337. s->mask[0] = value;
  338. omap2_gpio_module_int_update(s, 0);
  339. break;
  340. case 0x20: /* GPIO_WAKEUPENABLE */
  341. s->wumask = value;
  342. break;
  343. case 0x28: /* GPIO_IRQSTATUS2 */
  344. if (s->ints[1] & value) {
  345. s->ints[1] &= ~value;
  346. omap2_gpio_module_level_update(s, 1);
  347. }
  348. break;
  349. case 0x2c: /* GPIO_IRQENABLE2 */
  350. s->mask[1] = value;
  351. omap2_gpio_module_int_update(s, 1);
  352. break;
  353. case 0x30: /* GPIO_CTRL */
  354. s->config[1] = value & 7;
  355. break;
  356. case 0x34: /* GPIO_OE */
  357. diff = s->outputs & (s->dir ^ value);
  358. s->dir = value;
  359. value = s->outputs & ~s->dir;
  360. while ((ln = ffs(diff))) {
  361. diff &= ~(1 <<-- ln);
  362. qemu_set_irq(s->handler[ln], (value >> ln) & 1);
  363. }
  364. omap2_gpio_module_level_update(s, 0);
  365. omap2_gpio_module_level_update(s, 1);
  366. break;
  367. case 0x3c: /* GPIO_DATAOUT */
  368. omap2_gpio_module_out_update(s, s->outputs ^ value);
  369. break;
  370. case 0x40: /* GPIO_LEVELDETECT0 */
  371. s->level[0] = value;
  372. omap2_gpio_module_level_update(s, 0);
  373. omap2_gpio_module_level_update(s, 1);
  374. break;
  375. case 0x44: /* GPIO_LEVELDETECT1 */
  376. s->level[1] = value;
  377. omap2_gpio_module_level_update(s, 0);
  378. omap2_gpio_module_level_update(s, 1);
  379. break;
  380. case 0x48: /* GPIO_RISINGDETECT */
  381. s->edge[0] = value;
  382. break;
  383. case 0x4c: /* GPIO_FALLINGDETECT */
  384. s->edge[1] = value;
  385. break;
  386. case 0x50: /* GPIO_DEBOUNCENABLE */
  387. s->debounce = value;
  388. break;
  389. case 0x54: /* GPIO_DEBOUNCINGTIME */
  390. s->delay = value;
  391. break;
  392. case 0x60: /* GPIO_CLEARIRQENABLE1 */
  393. s->mask[0] &= ~value;
  394. omap2_gpio_module_int_update(s, 0);
  395. break;
  396. case 0x64: /* GPIO_SETIRQENABLE1 */
  397. s->mask[0] |= value;
  398. omap2_gpio_module_int_update(s, 0);
  399. break;
  400. case 0x70: /* GPIO_CLEARIRQENABLE2 */
  401. s->mask[1] &= ~value;
  402. omap2_gpio_module_int_update(s, 1);
  403. break;
  404. case 0x74: /* GPIO_SETIREQNEABLE2 */
  405. s->mask[1] |= value;
  406. omap2_gpio_module_int_update(s, 1);
  407. break;
  408. case 0x80: /* GPIO_CLEARWKUENA */
  409. s->wumask &= ~value;
  410. break;
  411. case 0x84: /* GPIO_SETWKUENA */
  412. s->wumask |= value;
  413. break;
  414. case 0x90: /* GPIO_CLEARDATAOUT */
  415. omap2_gpio_module_out_update(s, s->outputs & value);
  416. break;
  417. case 0x94: /* GPIO_SETDATAOUT */
  418. omap2_gpio_module_out_update(s, ~s->outputs & value);
  419. break;
  420. default:
  421. OMAP_BAD_REG(addr);
  422. return;
  423. }
  424. }
  425. static uint32_t omap2_gpio_module_readp(void *opaque, target_phys_addr_t addr)
  426. {
  427. return omap2_gpio_module_read(opaque, addr & ~3) >> ((addr & 3) << 3);
  428. }
  429. static void omap2_gpio_module_writep(void *opaque, target_phys_addr_t addr,
  430. uint32_t value)
  431. {
  432. uint32_t cur = 0;
  433. uint32_t mask = 0xffff;
  434. switch (addr & ~3) {
  435. case 0x00: /* GPIO_REVISION */
  436. case 0x14: /* GPIO_SYSSTATUS */
  437. case 0x38: /* GPIO_DATAIN */
  438. OMAP_RO_REG(addr);
  439. break;
  440. case 0x10: /* GPIO_SYSCONFIG */
  441. case 0x1c: /* GPIO_IRQENABLE1 */
  442. case 0x20: /* GPIO_WAKEUPENABLE */
  443. case 0x2c: /* GPIO_IRQENABLE2 */
  444. case 0x30: /* GPIO_CTRL */
  445. case 0x34: /* GPIO_OE */
  446. case 0x3c: /* GPIO_DATAOUT */
  447. case 0x40: /* GPIO_LEVELDETECT0 */
  448. case 0x44: /* GPIO_LEVELDETECT1 */
  449. case 0x48: /* GPIO_RISINGDETECT */
  450. case 0x4c: /* GPIO_FALLINGDETECT */
  451. case 0x50: /* GPIO_DEBOUNCENABLE */
  452. case 0x54: /* GPIO_DEBOUNCINGTIME */
  453. cur = omap2_gpio_module_read(opaque, addr & ~3) &
  454. ~(mask << ((addr & 3) << 3));
  455. /* Fall through. */
  456. case 0x18: /* GPIO_IRQSTATUS1 */
  457. case 0x28: /* GPIO_IRQSTATUS2 */
  458. case 0x60: /* GPIO_CLEARIRQENABLE1 */
  459. case 0x64: /* GPIO_SETIRQENABLE1 */
  460. case 0x70: /* GPIO_CLEARIRQENABLE2 */
  461. case 0x74: /* GPIO_SETIREQNEABLE2 */
  462. case 0x80: /* GPIO_CLEARWKUENA */
  463. case 0x84: /* GPIO_SETWKUENA */
  464. case 0x90: /* GPIO_CLEARDATAOUT */
  465. case 0x94: /* GPIO_SETDATAOUT */
  466. value <<= (addr & 3) << 3;
  467. omap2_gpio_module_write(opaque, addr, cur | value);
  468. break;
  469. default:
  470. OMAP_BAD_REG(addr);
  471. return;
  472. }
  473. }
  474. static const MemoryRegionOps omap2_gpio_module_ops = {
  475. .old_mmio = {
  476. .read = {
  477. omap2_gpio_module_readp,
  478. omap2_gpio_module_readp,
  479. omap2_gpio_module_read,
  480. },
  481. .write = {
  482. omap2_gpio_module_writep,
  483. omap2_gpio_module_writep,
  484. omap2_gpio_module_write,
  485. },
  486. },
  487. .endianness = DEVICE_NATIVE_ENDIAN,
  488. };
  489. static void omap_gpif_reset(DeviceState *dev)
  490. {
  491. struct omap_gpif_s *s = FROM_SYSBUS(struct omap_gpif_s,
  492. sysbus_from_qdev(dev));
  493. omap_gpio_reset(&s->omap1);
  494. }
  495. static void omap2_gpif_reset(DeviceState *dev)
  496. {
  497. int i;
  498. struct omap2_gpif_s *s = FROM_SYSBUS(struct omap2_gpif_s,
  499. sysbus_from_qdev(dev));
  500. for (i = 0; i < s->modulecount; i++) {
  501. omap2_gpio_module_reset(&s->modules[i]);
  502. }
  503. s->autoidle = 0;
  504. s->gpo = 0;
  505. }
  506. static uint64_t omap2_gpif_top_read(void *opaque, target_phys_addr_t addr,
  507. unsigned size)
  508. {
  509. struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque;
  510. switch (addr) {
  511. case 0x00: /* IPGENERICOCPSPL_REVISION */
  512. return 0x18;
  513. case 0x10: /* IPGENERICOCPSPL_SYSCONFIG */
  514. return s->autoidle;
  515. case 0x14: /* IPGENERICOCPSPL_SYSSTATUS */
  516. return 0x01;
  517. case 0x18: /* IPGENERICOCPSPL_IRQSTATUS */
  518. return 0x00;
  519. case 0x40: /* IPGENERICOCPSPL_GPO */
  520. return s->gpo;
  521. case 0x50: /* IPGENERICOCPSPL_GPI */
  522. return 0x00;
  523. }
  524. OMAP_BAD_REG(addr);
  525. return 0;
  526. }
  527. static void omap2_gpif_top_write(void *opaque, target_phys_addr_t addr,
  528. uint64_t value, unsigned size)
  529. {
  530. struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque;
  531. switch (addr) {
  532. case 0x00: /* IPGENERICOCPSPL_REVISION */
  533. case 0x14: /* IPGENERICOCPSPL_SYSSTATUS */
  534. case 0x18: /* IPGENERICOCPSPL_IRQSTATUS */
  535. case 0x50: /* IPGENERICOCPSPL_GPI */
  536. OMAP_RO_REG(addr);
  537. break;
  538. case 0x10: /* IPGENERICOCPSPL_SYSCONFIG */
  539. if (value & (1 << 1)) /* SOFTRESET */
  540. omap2_gpif_reset(&s->busdev.qdev);
  541. s->autoidle = value & 1;
  542. break;
  543. case 0x40: /* IPGENERICOCPSPL_GPO */
  544. s->gpo = value & 1;
  545. break;
  546. default:
  547. OMAP_BAD_REG(addr);
  548. return;
  549. }
  550. }
  551. static const MemoryRegionOps omap2_gpif_top_ops = {
  552. .read = omap2_gpif_top_read,
  553. .write = omap2_gpif_top_write,
  554. .endianness = DEVICE_NATIVE_ENDIAN,
  555. };
  556. static int omap_gpio_init(SysBusDevice *dev)
  557. {
  558. struct omap_gpif_s *s = FROM_SYSBUS(struct omap_gpif_s, dev);
  559. if (!s->clk) {
  560. hw_error("omap-gpio: clk not connected\n");
  561. }
  562. qdev_init_gpio_in(&dev->qdev, omap_gpio_set, 16);
  563. qdev_init_gpio_out(&dev->qdev, s->omap1.handler, 16);
  564. sysbus_init_irq(dev, &s->omap1.irq);
  565. memory_region_init_io(&s->iomem, &omap_gpio_ops, &s->omap1,
  566. "omap.gpio", 0x1000);
  567. sysbus_init_mmio(dev, &s->iomem);
  568. return 0;
  569. }
  570. static int omap2_gpio_init(SysBusDevice *dev)
  571. {
  572. int i;
  573. struct omap2_gpif_s *s = FROM_SYSBUS(struct omap2_gpif_s, dev);
  574. if (!s->iclk) {
  575. hw_error("omap2-gpio: iclk not connected\n");
  576. }
  577. if (s->mpu_model < omap3430) {
  578. s->modulecount = (s->mpu_model < omap2430) ? 4 : 5;
  579. memory_region_init_io(&s->iomem, &omap2_gpif_top_ops, s,
  580. "omap2.gpio", 0x1000);
  581. sysbus_init_mmio(dev, &s->iomem);
  582. } else {
  583. s->modulecount = 6;
  584. }
  585. s->modules = g_malloc0(s->modulecount * sizeof(struct omap2_gpio_s));
  586. s->handler = g_malloc0(s->modulecount * 32 * sizeof(qemu_irq));
  587. qdev_init_gpio_in(&dev->qdev, omap2_gpio_set, s->modulecount * 32);
  588. qdev_init_gpio_out(&dev->qdev, s->handler, s->modulecount * 32);
  589. for (i = 0; i < s->modulecount; i++) {
  590. struct omap2_gpio_s *m = &s->modules[i];
  591. if (!s->fclk[i]) {
  592. hw_error("omap2-gpio: fclk%d not connected\n", i);
  593. }
  594. m->revision = (s->mpu_model < omap3430) ? 0x18 : 0x25;
  595. m->handler = &s->handler[i * 32];
  596. sysbus_init_irq(dev, &m->irq[0]); /* mpu irq */
  597. sysbus_init_irq(dev, &m->irq[1]); /* dsp irq */
  598. sysbus_init_irq(dev, &m->wkup);
  599. memory_region_init_io(&m->iomem, &omap2_gpio_module_ops, m,
  600. "omap.gpio-module", 0x1000);
  601. sysbus_init_mmio(dev, &m->iomem);
  602. }
  603. return 0;
  604. }
  605. /* Using qdev pointer properties for the clocks is not ideal.
  606. * qdev should support a generic means of defining a 'port' with
  607. * an arbitrary interface for connecting two devices. Then we
  608. * could reframe the omap clock API in terms of clock ports,
  609. * and get some type safety. For now the best qdev provides is
  610. * passing an arbitrary pointer.
  611. * (It's not possible to pass in the string which is the clock
  612. * name, because this device does not have the necessary information
  613. * (ie the struct omap_mpu_state_s*) to do the clockname to pointer
  614. * translation.)
  615. */
  616. static Property omap_gpio_properties[] = {
  617. DEFINE_PROP_INT32("mpu_model", struct omap_gpif_s, mpu_model, 0),
  618. DEFINE_PROP_PTR("clk", struct omap_gpif_s, clk),
  619. DEFINE_PROP_END_OF_LIST(),
  620. };
  621. static void omap_gpio_class_init(ObjectClass *klass, void *data)
  622. {
  623. DeviceClass *dc = DEVICE_CLASS(klass);
  624. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  625. k->init = omap_gpio_init;
  626. dc->reset = omap_gpif_reset;
  627. dc->props = omap_gpio_properties;
  628. }
  629. static TypeInfo omap_gpio_info = {
  630. .name = "omap-gpio",
  631. .parent = TYPE_SYS_BUS_DEVICE,
  632. .instance_size = sizeof(struct omap_gpif_s),
  633. .class_init = omap_gpio_class_init,
  634. };
  635. static Property omap2_gpio_properties[] = {
  636. DEFINE_PROP_INT32("mpu_model", struct omap2_gpif_s, mpu_model, 0),
  637. DEFINE_PROP_PTR("iclk", struct omap2_gpif_s, iclk),
  638. DEFINE_PROP_PTR("fclk0", struct omap2_gpif_s, fclk[0]),
  639. DEFINE_PROP_PTR("fclk1", struct omap2_gpif_s, fclk[1]),
  640. DEFINE_PROP_PTR("fclk2", struct omap2_gpif_s, fclk[2]),
  641. DEFINE_PROP_PTR("fclk3", struct omap2_gpif_s, fclk[3]),
  642. DEFINE_PROP_PTR("fclk4", struct omap2_gpif_s, fclk[4]),
  643. DEFINE_PROP_PTR("fclk5", struct omap2_gpif_s, fclk[5]),
  644. DEFINE_PROP_END_OF_LIST(),
  645. };
  646. static void omap2_gpio_class_init(ObjectClass *klass, void *data)
  647. {
  648. DeviceClass *dc = DEVICE_CLASS(klass);
  649. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  650. k->init = omap2_gpio_init;
  651. dc->reset = omap2_gpif_reset;
  652. dc->props = omap2_gpio_properties;
  653. }
  654. static TypeInfo omap2_gpio_info = {
  655. .name = "omap2-gpio",
  656. .parent = TYPE_SYS_BUS_DEVICE,
  657. .instance_size = sizeof(struct omap2_gpif_s),
  658. .class_init = omap2_gpio_class_init,
  659. };
  660. static void omap_gpio_register_types(void)
  661. {
  662. type_register_static(&omap_gpio_info);
  663. type_register_static(&omap2_gpio_info);
  664. }
  665. type_init(omap_gpio_register_types)