xilinx_timer.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * QEMU model of the Xilinx timer block.
  3. *
  4. * Copyright (c) 2009 Edgar E. Iglesias.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "sysbus.h"
  25. #include "qemu-timer.h"
  26. #define D(x)
  27. #define R_TCSR 0
  28. #define R_TLR 1
  29. #define R_TCR 2
  30. #define R_MAX 4
  31. #define TCSR_MDT (1<<0)
  32. #define TCSR_UDT (1<<1)
  33. #define TCSR_GENT (1<<2)
  34. #define TCSR_CAPT (1<<3)
  35. #define TCSR_ARHT (1<<4)
  36. #define TCSR_LOAD (1<<5)
  37. #define TCSR_ENIT (1<<6)
  38. #define TCSR_ENT (1<<7)
  39. #define TCSR_TINT (1<<8)
  40. #define TCSR_PWMA (1<<9)
  41. #define TCSR_ENALL (1<<10)
  42. struct xlx_timer
  43. {
  44. QEMUBH *bh;
  45. ptimer_state *ptimer;
  46. void *parent;
  47. int nr; /* for debug. */
  48. unsigned long timer_div;
  49. uint32_t regs[R_MAX];
  50. };
  51. struct timerblock
  52. {
  53. SysBusDevice busdev;
  54. MemoryRegion mmio;
  55. qemu_irq irq;
  56. uint32_t nr_timers;
  57. uint32_t freq_hz;
  58. struct xlx_timer *timers;
  59. };
  60. static inline unsigned int timer_from_addr(target_phys_addr_t addr)
  61. {
  62. /* Timers get a 4x32bit control reg area each. */
  63. return addr >> 2;
  64. }
  65. static void timer_update_irq(struct timerblock *t)
  66. {
  67. unsigned int i, irq = 0;
  68. uint32_t csr;
  69. for (i = 0; i < t->nr_timers; i++) {
  70. csr = t->timers[i].regs[R_TCSR];
  71. irq |= (csr & TCSR_TINT) && (csr & TCSR_ENIT);
  72. }
  73. /* All timers within the same slave share a single IRQ line. */
  74. qemu_set_irq(t->irq, !!irq);
  75. }
  76. static uint64_t
  77. timer_read(void *opaque, target_phys_addr_t addr, unsigned int size)
  78. {
  79. struct timerblock *t = opaque;
  80. struct xlx_timer *xt;
  81. uint32_t r = 0;
  82. unsigned int timer;
  83. addr >>= 2;
  84. timer = timer_from_addr(addr);
  85. xt = &t->timers[timer];
  86. /* Further decoding to address a specific timers reg. */
  87. addr &= 0x3;
  88. switch (addr)
  89. {
  90. case R_TCR:
  91. r = ptimer_get_count(xt->ptimer);
  92. if (!(xt->regs[R_TCSR] & TCSR_UDT))
  93. r = ~r;
  94. D(qemu_log("xlx_timer t=%d read counter=%x udt=%d\n",
  95. timer, r, xt->regs[R_TCSR] & TCSR_UDT));
  96. break;
  97. default:
  98. if (addr < ARRAY_SIZE(xt->regs))
  99. r = xt->regs[addr];
  100. break;
  101. }
  102. D(printf("%s timer=%d %x=%x\n", __func__, timer, addr * 4, r));
  103. return r;
  104. }
  105. static void timer_enable(struct xlx_timer *xt)
  106. {
  107. uint64_t count;
  108. D(printf("%s timer=%d down=%d\n", __func__,
  109. xt->nr, xt->regs[R_TCSR] & TCSR_UDT));
  110. ptimer_stop(xt->ptimer);
  111. if (xt->regs[R_TCSR] & TCSR_UDT)
  112. count = xt->regs[R_TLR];
  113. else
  114. count = ~0 - xt->regs[R_TLR];
  115. ptimer_set_count(xt->ptimer, count);
  116. ptimer_run(xt->ptimer, 1);
  117. }
  118. static void
  119. timer_write(void *opaque, target_phys_addr_t addr,
  120. uint64_t val64, unsigned int size)
  121. {
  122. struct timerblock *t = opaque;
  123. struct xlx_timer *xt;
  124. unsigned int timer;
  125. uint32_t value = val64;
  126. addr >>= 2;
  127. timer = timer_from_addr(addr);
  128. xt = &t->timers[timer];
  129. D(printf("%s addr=%x val=%x (timer=%d off=%d)\n",
  130. __func__, addr * 4, value, timer, addr & 3));
  131. /* Further decoding to address a specific timers reg. */
  132. addr &= 3;
  133. switch (addr)
  134. {
  135. case R_TCSR:
  136. if (value & TCSR_TINT)
  137. value &= ~TCSR_TINT;
  138. xt->regs[addr] = value;
  139. if (value & TCSR_ENT)
  140. timer_enable(xt);
  141. break;
  142. default:
  143. if (addr < ARRAY_SIZE(xt->regs))
  144. xt->regs[addr] = value;
  145. break;
  146. }
  147. timer_update_irq(t);
  148. }
  149. static const MemoryRegionOps timer_ops = {
  150. .read = timer_read,
  151. .write = timer_write,
  152. .endianness = DEVICE_NATIVE_ENDIAN,
  153. .valid = {
  154. .min_access_size = 4,
  155. .max_access_size = 4
  156. }
  157. };
  158. static void timer_hit(void *opaque)
  159. {
  160. struct xlx_timer *xt = opaque;
  161. struct timerblock *t = xt->parent;
  162. D(printf("%s %d\n", __func__, timer));
  163. xt->regs[R_TCSR] |= TCSR_TINT;
  164. if (xt->regs[R_TCSR] & TCSR_ARHT)
  165. timer_enable(xt);
  166. timer_update_irq(t);
  167. }
  168. static int xilinx_timer_init(SysBusDevice *dev)
  169. {
  170. struct timerblock *t = FROM_SYSBUS(typeof (*t), dev);
  171. unsigned int i;
  172. /* All timers share a single irq line. */
  173. sysbus_init_irq(dev, &t->irq);
  174. /* Init all the ptimers. */
  175. t->timers = g_malloc0(sizeof t->timers[0] * t->nr_timers);
  176. for (i = 0; i < t->nr_timers; i++) {
  177. struct xlx_timer *xt = &t->timers[i];
  178. xt->parent = t;
  179. xt->nr = i;
  180. xt->bh = qemu_bh_new(timer_hit, xt);
  181. xt->ptimer = ptimer_init(xt->bh);
  182. ptimer_set_freq(xt->ptimer, t->freq_hz);
  183. }
  184. memory_region_init_io(&t->mmio, &timer_ops, t, "xilinx-timer",
  185. R_MAX * 4 * t->nr_timers);
  186. sysbus_init_mmio_region(dev, &t->mmio);
  187. return 0;
  188. }
  189. static SysBusDeviceInfo xilinx_timer_info = {
  190. .init = xilinx_timer_init,
  191. .qdev.name = "xilinx,timer",
  192. .qdev.size = sizeof(struct timerblock),
  193. .qdev.props = (Property[]) {
  194. DEFINE_PROP_UINT32("frequency", struct timerblock, freq_hz, 0),
  195. DEFINE_PROP_UINT32("nr-timers", struct timerblock, nr_timers, 0),
  196. DEFINE_PROP_END_OF_LIST(),
  197. }
  198. };
  199. static void xilinx_timer_register(void)
  200. {
  201. sysbus_register_withprop(&xilinx_timer_info);
  202. }
  203. device_init(xilinx_timer_register)