xics.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493
  1. /*
  2. * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
  3. *
  4. * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics
  5. *
  6. * Copyright (c) 2010,2011 David Gibson, IBM Corporation.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. *
  26. */
  27. #include "hw.h"
  28. #include "hw/spapr.h"
  29. #include "hw/xics.h"
  30. /*
  31. * ICP: Presentation layer
  32. */
  33. struct icp_server_state {
  34. uint32_t xirr;
  35. uint8_t pending_priority;
  36. uint8_t mfrr;
  37. qemu_irq output;
  38. };
  39. #define XISR_MASK 0x00ffffff
  40. #define CPPR_MASK 0xff000000
  41. #define XISR(ss) (((ss)->xirr) & XISR_MASK)
  42. #define CPPR(ss) (((ss)->xirr) >> 24)
  43. struct ics_state;
  44. struct icp_state {
  45. long nr_servers;
  46. struct icp_server_state *ss;
  47. struct ics_state *ics;
  48. };
  49. static void ics_reject(struct ics_state *ics, int nr);
  50. static void ics_resend(struct ics_state *ics);
  51. static void ics_eoi(struct ics_state *ics, int nr);
  52. static void icp_check_ipi(struct icp_state *icp, int server)
  53. {
  54. struct icp_server_state *ss = icp->ss + server;
  55. if (XISR(ss) && (ss->pending_priority <= ss->mfrr)) {
  56. return;
  57. }
  58. if (XISR(ss)) {
  59. ics_reject(icp->ics, XISR(ss));
  60. }
  61. ss->xirr = (ss->xirr & ~XISR_MASK) | XICS_IPI;
  62. ss->pending_priority = ss->mfrr;
  63. qemu_irq_raise(ss->output);
  64. }
  65. static void icp_resend(struct icp_state *icp, int server)
  66. {
  67. struct icp_server_state *ss = icp->ss + server;
  68. if (ss->mfrr < CPPR(ss)) {
  69. icp_check_ipi(icp, server);
  70. }
  71. ics_resend(icp->ics);
  72. }
  73. static void icp_set_cppr(struct icp_state *icp, int server, uint8_t cppr)
  74. {
  75. struct icp_server_state *ss = icp->ss + server;
  76. uint8_t old_cppr;
  77. uint32_t old_xisr;
  78. old_cppr = CPPR(ss);
  79. ss->xirr = (ss->xirr & ~CPPR_MASK) | (cppr << 24);
  80. if (cppr < old_cppr) {
  81. if (XISR(ss) && (cppr <= ss->pending_priority)) {
  82. old_xisr = XISR(ss);
  83. ss->xirr &= ~XISR_MASK; /* Clear XISR */
  84. qemu_irq_lower(ss->output);
  85. ics_reject(icp->ics, old_xisr);
  86. }
  87. } else {
  88. if (!XISR(ss)) {
  89. icp_resend(icp, server);
  90. }
  91. }
  92. }
  93. static void icp_set_mfrr(struct icp_state *icp, int nr, uint8_t mfrr)
  94. {
  95. struct icp_server_state *ss = icp->ss + nr;
  96. ss->mfrr = mfrr;
  97. if (mfrr < CPPR(ss)) {
  98. icp_check_ipi(icp, nr);
  99. }
  100. }
  101. static uint32_t icp_accept(struct icp_server_state *ss)
  102. {
  103. uint32_t xirr;
  104. qemu_irq_lower(ss->output);
  105. xirr = ss->xirr;
  106. ss->xirr = ss->pending_priority << 24;
  107. return xirr;
  108. }
  109. static void icp_eoi(struct icp_state *icp, int server, uint32_t xirr)
  110. {
  111. struct icp_server_state *ss = icp->ss + server;
  112. ics_eoi(icp->ics, xirr & XISR_MASK);
  113. /* Send EOI -> ICS */
  114. ss->xirr = (ss->xirr & ~CPPR_MASK) | (xirr & CPPR_MASK);
  115. if (!XISR(ss)) {
  116. icp_resend(icp, server);
  117. }
  118. }
  119. static void icp_irq(struct icp_state *icp, int server, int nr, uint8_t priority)
  120. {
  121. struct icp_server_state *ss = icp->ss + server;
  122. if ((priority >= CPPR(ss))
  123. || (XISR(ss) && (ss->pending_priority <= priority))) {
  124. ics_reject(icp->ics, nr);
  125. } else {
  126. if (XISR(ss)) {
  127. ics_reject(icp->ics, XISR(ss));
  128. }
  129. ss->xirr = (ss->xirr & ~XISR_MASK) | (nr & XISR_MASK);
  130. ss->pending_priority = priority;
  131. qemu_irq_raise(ss->output);
  132. }
  133. }
  134. /*
  135. * ICS: Source layer
  136. */
  137. struct ics_irq_state {
  138. int server;
  139. uint8_t priority;
  140. uint8_t saved_priority;
  141. /* int pending:1; */
  142. /* int presented:1; */
  143. int rejected:1;
  144. int masked_pending:1;
  145. };
  146. struct ics_state {
  147. int nr_irqs;
  148. int offset;
  149. qemu_irq *qirqs;
  150. struct ics_irq_state *irqs;
  151. struct icp_state *icp;
  152. };
  153. static int ics_valid_irq(struct ics_state *ics, uint32_t nr)
  154. {
  155. return (nr >= ics->offset)
  156. && (nr < (ics->offset + ics->nr_irqs));
  157. }
  158. static void ics_set_irq_msi(void *opaque, int srcno, int val)
  159. {
  160. struct ics_state *ics = (struct ics_state *)opaque;
  161. struct ics_irq_state *irq = ics->irqs + srcno;
  162. if (val) {
  163. if (irq->priority == 0xff) {
  164. irq->masked_pending = 1;
  165. /* masked pending */ ;
  166. } else {
  167. icp_irq(ics->icp, irq->server, srcno + ics->offset, irq->priority);
  168. }
  169. }
  170. }
  171. static void ics_reject_msi(struct ics_state *ics, int nr)
  172. {
  173. struct ics_irq_state *irq = ics->irqs + nr - ics->offset;
  174. irq->rejected = 1;
  175. }
  176. static void ics_resend_msi(struct ics_state *ics)
  177. {
  178. int i;
  179. for (i = 0; i < ics->nr_irqs; i++) {
  180. struct ics_irq_state *irq = ics->irqs + i;
  181. /* FIXME: filter by server#? */
  182. if (irq->rejected) {
  183. irq->rejected = 0;
  184. if (irq->priority != 0xff) {
  185. icp_irq(ics->icp, irq->server, i + ics->offset, irq->priority);
  186. }
  187. }
  188. }
  189. }
  190. static void ics_write_xive_msi(struct ics_state *ics, int nr, int server,
  191. uint8_t priority)
  192. {
  193. struct ics_irq_state *irq = ics->irqs + nr - ics->offset;
  194. irq->server = server;
  195. irq->priority = priority;
  196. if (!irq->masked_pending || (priority == 0xff)) {
  197. return;
  198. }
  199. irq->masked_pending = 0;
  200. icp_irq(ics->icp, server, nr, priority);
  201. }
  202. static void ics_reject(struct ics_state *ics, int nr)
  203. {
  204. ics_reject_msi(ics, nr);
  205. }
  206. static void ics_resend(struct ics_state *ics)
  207. {
  208. ics_resend_msi(ics);
  209. }
  210. static void ics_eoi(struct ics_state *ics, int nr)
  211. {
  212. }
  213. /*
  214. * Exported functions
  215. */
  216. qemu_irq xics_find_qirq(struct icp_state *icp, int irq)
  217. {
  218. if ((irq < icp->ics->offset)
  219. || (irq >= (icp->ics->offset + icp->ics->nr_irqs))) {
  220. return NULL;
  221. }
  222. return icp->ics->qirqs[irq - icp->ics->offset];
  223. }
  224. static target_ulong h_cppr(CPUState *env, sPAPREnvironment *spapr,
  225. target_ulong opcode, target_ulong *args)
  226. {
  227. target_ulong cppr = args[0];
  228. icp_set_cppr(spapr->icp, env->cpu_index, cppr);
  229. return H_SUCCESS;
  230. }
  231. static target_ulong h_ipi(CPUState *env, sPAPREnvironment *spapr,
  232. target_ulong opcode, target_ulong *args)
  233. {
  234. target_ulong server = args[0];
  235. target_ulong mfrr = args[1];
  236. if (server >= spapr->icp->nr_servers) {
  237. return H_PARAMETER;
  238. }
  239. icp_set_mfrr(spapr->icp, server, mfrr);
  240. return H_SUCCESS;
  241. }
  242. static target_ulong h_xirr(CPUState *env, sPAPREnvironment *spapr,
  243. target_ulong opcode, target_ulong *args)
  244. {
  245. uint32_t xirr = icp_accept(spapr->icp->ss + env->cpu_index);
  246. args[0] = xirr;
  247. return H_SUCCESS;
  248. }
  249. static target_ulong h_eoi(CPUState *env, sPAPREnvironment *spapr,
  250. target_ulong opcode, target_ulong *args)
  251. {
  252. target_ulong xirr = args[0];
  253. icp_eoi(spapr->icp, env->cpu_index, xirr);
  254. return H_SUCCESS;
  255. }
  256. static void rtas_set_xive(sPAPREnvironment *spapr, uint32_t token,
  257. uint32_t nargs, target_ulong args,
  258. uint32_t nret, target_ulong rets)
  259. {
  260. struct ics_state *ics = spapr->icp->ics;
  261. uint32_t nr, server, priority;
  262. if ((nargs != 3) || (nret != 1)) {
  263. rtas_st(rets, 0, -3);
  264. return;
  265. }
  266. nr = rtas_ld(args, 0);
  267. server = rtas_ld(args, 1);
  268. priority = rtas_ld(args, 2);
  269. if (!ics_valid_irq(ics, nr) || (server >= ics->icp->nr_servers)
  270. || (priority > 0xff)) {
  271. rtas_st(rets, 0, -3);
  272. return;
  273. }
  274. ics_write_xive_msi(ics, nr, server, priority);
  275. rtas_st(rets, 0, 0); /* Success */
  276. }
  277. static void rtas_get_xive(sPAPREnvironment *spapr, uint32_t token,
  278. uint32_t nargs, target_ulong args,
  279. uint32_t nret, target_ulong rets)
  280. {
  281. struct ics_state *ics = spapr->icp->ics;
  282. uint32_t nr;
  283. if ((nargs != 1) || (nret != 3)) {
  284. rtas_st(rets, 0, -3);
  285. return;
  286. }
  287. nr = rtas_ld(args, 0);
  288. if (!ics_valid_irq(ics, nr)) {
  289. rtas_st(rets, 0, -3);
  290. return;
  291. }
  292. rtas_st(rets, 0, 0); /* Success */
  293. rtas_st(rets, 1, ics->irqs[nr - ics->offset].server);
  294. rtas_st(rets, 2, ics->irqs[nr - ics->offset].priority);
  295. }
  296. static void rtas_int_off(sPAPREnvironment *spapr, uint32_t token,
  297. uint32_t nargs, target_ulong args,
  298. uint32_t nret, target_ulong rets)
  299. {
  300. struct ics_state *ics = spapr->icp->ics;
  301. uint32_t nr;
  302. if ((nargs != 1) || (nret != 1)) {
  303. rtas_st(rets, 0, -3);
  304. return;
  305. }
  306. nr = rtas_ld(args, 0);
  307. if (!ics_valid_irq(ics, nr)) {
  308. rtas_st(rets, 0, -3);
  309. return;
  310. }
  311. /* This is a NOP for now, since the described PAPR semantics don't
  312. * seem to gel with what Linux does */
  313. #if 0
  314. struct ics_irq_state *irq = xics->irqs + (nr - xics->offset);
  315. irq->saved_priority = irq->priority;
  316. ics_write_xive_msi(xics, nr, irq->server, 0xff);
  317. #endif
  318. rtas_st(rets, 0, 0); /* Success */
  319. }
  320. static void rtas_int_on(sPAPREnvironment *spapr, uint32_t token,
  321. uint32_t nargs, target_ulong args,
  322. uint32_t nret, target_ulong rets)
  323. {
  324. struct ics_state *ics = spapr->icp->ics;
  325. uint32_t nr;
  326. if ((nargs != 1) || (nret != 1)) {
  327. rtas_st(rets, 0, -3);
  328. return;
  329. }
  330. nr = rtas_ld(args, 0);
  331. if (!ics_valid_irq(ics, nr)) {
  332. rtas_st(rets, 0, -3);
  333. return;
  334. }
  335. /* This is a NOP for now, since the described PAPR semantics don't
  336. * seem to gel with what Linux does */
  337. #if 0
  338. struct ics_irq_state *irq = xics->irqs + (nr - xics->offset);
  339. ics_write_xive_msi(xics, nr, irq->server, irq->saved_priority);
  340. #endif
  341. rtas_st(rets, 0, 0); /* Success */
  342. }
  343. struct icp_state *xics_system_init(int nr_irqs)
  344. {
  345. CPUState *env;
  346. int max_server_num;
  347. int i;
  348. struct icp_state *icp;
  349. struct ics_state *ics;
  350. max_server_num = -1;
  351. for (env = first_cpu; env != NULL; env = env->next_cpu) {
  352. if (env->cpu_index > max_server_num) {
  353. max_server_num = env->cpu_index;
  354. }
  355. }
  356. icp = g_malloc0(sizeof(*icp));
  357. icp->nr_servers = max_server_num + 1;
  358. icp->ss = g_malloc0(icp->nr_servers*sizeof(struct icp_server_state));
  359. for (i = 0; i < icp->nr_servers; i++) {
  360. icp->ss[i].mfrr = 0xff;
  361. }
  362. for (env = first_cpu; env != NULL; env = env->next_cpu) {
  363. struct icp_server_state *ss = &icp->ss[env->cpu_index];
  364. switch (PPC_INPUT(env)) {
  365. case PPC_FLAGS_INPUT_POWER7:
  366. ss->output = env->irq_inputs[POWER7_INPUT_INT];
  367. break;
  368. case PPC_FLAGS_INPUT_970:
  369. ss->output = env->irq_inputs[PPC970_INPUT_INT];
  370. break;
  371. default:
  372. hw_error("XICS interrupt model does not support this CPU bus "
  373. "model\n");
  374. exit(1);
  375. }
  376. }
  377. ics = g_malloc0(sizeof(*ics));
  378. ics->nr_irqs = nr_irqs;
  379. ics->offset = 16;
  380. ics->irqs = g_malloc0(nr_irqs * sizeof(struct ics_irq_state));
  381. icp->ics = ics;
  382. ics->icp = icp;
  383. for (i = 0; i < nr_irqs; i++) {
  384. ics->irqs[i].priority = 0xff;
  385. ics->irqs[i].saved_priority = 0xff;
  386. }
  387. ics->qirqs = qemu_allocate_irqs(ics_set_irq_msi, ics, nr_irqs);
  388. spapr_register_hypercall(H_CPPR, h_cppr);
  389. spapr_register_hypercall(H_IPI, h_ipi);
  390. spapr_register_hypercall(H_XIRR, h_xirr);
  391. spapr_register_hypercall(H_EOI, h_eoi);
  392. spapr_rtas_register("ibm,set-xive", rtas_set_xive);
  393. spapr_rtas_register("ibm,get-xive", rtas_get_xive);
  394. spapr_rtas_register("ibm,int-off", rtas_int_off);
  395. spapr_rtas_register("ibm,int-on", rtas_int_on);
  396. return icp;
  397. }