vexpress.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229
  1. /*
  2. * ARM Versatile Express emulation.
  3. *
  4. * Copyright (c) 2010 - 2011 B Labs Ltd.
  5. * Copyright (c) 2011 Linaro Limited
  6. * Written by Bahadir Balban, Amit Mahajan, Peter Maydell
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "sysbus.h"
  21. #include "arm-misc.h"
  22. #include "primecell.h"
  23. #include "devices.h"
  24. #include "net.h"
  25. #include "sysemu.h"
  26. #include "boards.h"
  27. #define SMP_BOOT_ADDR 0xe0000000
  28. #define VEXPRESS_BOARD_ID 0x8e0
  29. static struct arm_boot_info vexpress_binfo = {
  30. .smp_loader_start = SMP_BOOT_ADDR,
  31. };
  32. static void vexpress_a9_init(ram_addr_t ram_size,
  33. const char *boot_device,
  34. const char *kernel_filename, const char *kernel_cmdline,
  35. const char *initrd_filename, const char *cpu_model)
  36. {
  37. CPUState *env = NULL;
  38. ram_addr_t ram_offset, vram_offset, sram_offset;
  39. DeviceState *dev, *sysctl, *pl041;
  40. SysBusDevice *busdev;
  41. qemu_irq *irqp;
  42. qemu_irq pic[64];
  43. int n;
  44. qemu_irq cpu_irq[4];
  45. uint32_t proc_id;
  46. uint32_t sys_id;
  47. ram_addr_t low_ram_size, vram_size, sram_size;
  48. if (!cpu_model) {
  49. cpu_model = "cortex-a9";
  50. }
  51. for (n = 0; n < smp_cpus; n++) {
  52. env = cpu_init(cpu_model);
  53. if (!env) {
  54. fprintf(stderr, "Unable to find CPU definition\n");
  55. exit(1);
  56. }
  57. irqp = arm_pic_init_cpu(env);
  58. cpu_irq[n] = irqp[ARM_PIC_CPU_IRQ];
  59. }
  60. if (ram_size > 0x40000000) {
  61. /* 1GB is the maximum the address space permits */
  62. fprintf(stderr, "vexpress: cannot model more than 1GB RAM\n");
  63. exit(1);
  64. }
  65. ram_offset = qemu_ram_alloc(NULL, "vexpress.highmem", ram_size);
  66. low_ram_size = ram_size;
  67. if (low_ram_size > 0x4000000) {
  68. low_ram_size = 0x4000000;
  69. }
  70. /* RAM is from 0x60000000 upwards. The bottom 64MB of the
  71. * address space should in theory be remappable to various
  72. * things including ROM or RAM; we always map the RAM there.
  73. */
  74. cpu_register_physical_memory(0x0, low_ram_size, ram_offset | IO_MEM_RAM);
  75. cpu_register_physical_memory(0x60000000, ram_size,
  76. ram_offset | IO_MEM_RAM);
  77. /* 0x1e000000 A9MPCore (SCU) private memory region */
  78. dev = qdev_create(NULL, "a9mpcore_priv");
  79. qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
  80. qdev_init_nofail(dev);
  81. busdev = sysbus_from_qdev(dev);
  82. vexpress_binfo.smp_priv_base = 0x1e000000;
  83. sysbus_mmio_map(busdev, 0, vexpress_binfo.smp_priv_base);
  84. for (n = 0; n < smp_cpus; n++) {
  85. sysbus_connect_irq(busdev, n, cpu_irq[n]);
  86. }
  87. /* Interrupts [42:0] are from the motherboard;
  88. * [47:43] are reserved; [63:48] are daughterboard
  89. * peripherals. Note that some documentation numbers
  90. * external interrupts starting from 32 (because the
  91. * A9MP has internal interrupts 0..31).
  92. */
  93. for (n = 0; n < 64; n++) {
  94. pic[n] = qdev_get_gpio_in(dev, n);
  95. }
  96. /* Motherboard peripherals CS7 : 0x10000000 .. 0x10020000 */
  97. sys_id = 0x1190f500;
  98. proc_id = 0x0c000191;
  99. /* 0x10000000 System registers */
  100. sysctl = qdev_create(NULL, "realview_sysctl");
  101. qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
  102. qdev_init_nofail(sysctl);
  103. qdev_prop_set_uint32(sysctl, "proc_id", proc_id);
  104. sysbus_mmio_map(sysbus_from_qdev(sysctl), 0, 0x10000000);
  105. /* 0x10001000 SP810 system control */
  106. /* 0x10002000 serial bus PCI */
  107. /* 0x10004000 PL041 audio */
  108. pl041 = qdev_create(NULL, "pl041");
  109. qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
  110. qdev_init_nofail(pl041);
  111. sysbus_mmio_map(sysbus_from_qdev(pl041), 0, 0x10004000);
  112. sysbus_connect_irq(sysbus_from_qdev(pl041), 0, pic[11]);
  113. dev = sysbus_create_varargs("pl181", 0x10005000, pic[9], pic[10], NULL);
  114. /* Wire up MMC card detect and read-only signals */
  115. qdev_connect_gpio_out(dev, 0,
  116. qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT));
  117. qdev_connect_gpio_out(dev, 1,
  118. qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN));
  119. sysbus_create_simple("pl050_keyboard", 0x10006000, pic[12]);
  120. sysbus_create_simple("pl050_mouse", 0x10007000, pic[13]);
  121. sysbus_create_simple("pl011", 0x10009000, pic[5]);
  122. sysbus_create_simple("pl011", 0x1000a000, pic[6]);
  123. sysbus_create_simple("pl011", 0x1000b000, pic[7]);
  124. sysbus_create_simple("pl011", 0x1000c000, pic[8]);
  125. /* 0x1000f000 SP805 WDT */
  126. sysbus_create_simple("sp804", 0x10011000, pic[2]);
  127. sysbus_create_simple("sp804", 0x10012000, pic[3]);
  128. /* 0x10016000 Serial Bus DVI */
  129. sysbus_create_simple("pl031", 0x10017000, pic[4]); /* RTC */
  130. /* 0x1001a000 Compact Flash */
  131. /* 0x1001f000 PL111 CLCD (motherboard) */
  132. /* Daughterboard peripherals : 0x10020000 .. 0x20000000 */
  133. /* 0x10020000 PL111 CLCD (daughterboard) */
  134. sysbus_create_simple("pl111", 0x10020000, pic[44]);
  135. /* 0x10060000 AXI RAM */
  136. /* 0x100e0000 PL341 Dynamic Memory Controller */
  137. /* 0x100e1000 PL354 Static Memory Controller */
  138. /* 0x100e2000 System Configuration Controller */
  139. sysbus_create_simple("sp804", 0x100e4000, pic[48]);
  140. /* 0x100e5000 SP805 Watchdog module */
  141. /* 0x100e6000 BP147 TrustZone Protection Controller */
  142. /* 0x100e9000 PL301 'Fast' AXI matrix */
  143. /* 0x100ea000 PL301 'Slow' AXI matrix */
  144. /* 0x100ec000 TrustZone Address Space Controller */
  145. /* 0x10200000 CoreSight debug APB */
  146. /* 0x1e00a000 PL310 L2 Cache Controller */
  147. /* CS0: NOR0 flash : 0x40000000 .. 0x44000000 */
  148. /* CS4: NOR1 flash : 0x44000000 .. 0x48000000 */
  149. /* CS2: SRAM : 0x48000000 .. 0x4a000000 */
  150. sram_size = 0x2000000;
  151. sram_offset = qemu_ram_alloc(NULL, "vexpress.sram", sram_size);
  152. cpu_register_physical_memory(0x48000000, sram_size,
  153. sram_offset | IO_MEM_RAM);
  154. /* CS3: USB, ethernet, VRAM : 0x4c000000 .. 0x50000000 */
  155. /* 0x4c000000 Video RAM */
  156. vram_size = 0x800000;
  157. vram_offset = qemu_ram_alloc(NULL, "vexpress.vram", vram_size);
  158. cpu_register_physical_memory(0x4c000000, vram_size,
  159. vram_offset | IO_MEM_RAM);
  160. /* 0x4e000000 LAN9118 Ethernet */
  161. if (nd_table[0].vlan) {
  162. lan9118_init(&nd_table[0], 0x4e000000, pic[15]);
  163. }
  164. /* 0x4f000000 ISP1761 USB */
  165. /* ??? Hack to map an additional page of ram for the secondary CPU
  166. startup code. I guess this works on real hardware because the
  167. BootROM happens to be in ROM/flash or in memory that isn't clobbered
  168. until after Linux boots the secondary CPUs. */
  169. ram_offset = qemu_ram_alloc(NULL, "vexpress.hack", 0x1000);
  170. cpu_register_physical_memory(SMP_BOOT_ADDR, 0x1000,
  171. ram_offset | IO_MEM_RAM);
  172. vexpress_binfo.ram_size = ram_size;
  173. vexpress_binfo.kernel_filename = kernel_filename;
  174. vexpress_binfo.kernel_cmdline = kernel_cmdline;
  175. vexpress_binfo.initrd_filename = initrd_filename;
  176. vexpress_binfo.nb_cpus = smp_cpus;
  177. vexpress_binfo.board_id = VEXPRESS_BOARD_ID;
  178. vexpress_binfo.loader_start = 0x60000000;
  179. arm_load_kernel(first_cpu, &vexpress_binfo);
  180. }
  181. static QEMUMachine vexpress_a9_machine = {
  182. .name = "vexpress-a9",
  183. .desc = "ARM Versatile Express for Cortex-A9",
  184. .init = vexpress_a9_init,
  185. .use_scsi = 1,
  186. .max_cpus = 4,
  187. };
  188. static void vexpress_machine_init(void)
  189. {
  190. qemu_register_machine(&vexpress_a9_machine);
  191. }
  192. machine_init(vexpress_machine_init);