syborg_serial.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * Syborg serial port
  3. *
  4. * Copyright (c) 2008 CodeSourcery
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "sysbus.h"
  25. #include "qemu-char.h"
  26. #include "syborg.h"
  27. //#define DEBUG_SYBORG_SERIAL
  28. #ifdef DEBUG_SYBORG_SERIAL
  29. #define DPRINTF(fmt, ...) \
  30. do { printf("syborg_serial: " fmt , ##args); } while (0)
  31. #define BADF(fmt, ...) \
  32. do { fprintf(stderr, "syborg_serial: error: " fmt , ## __VA_ARGS__); \
  33. exit(1);} while (0)
  34. #else
  35. #define DPRINTF(fmt, ...) do {} while(0)
  36. #define BADF(fmt, ...) \
  37. do { fprintf(stderr, "syborg_serial: error: " fmt , ## __VA_ARGS__);} while (0)
  38. #endif
  39. enum {
  40. SERIAL_ID = 0,
  41. SERIAL_DATA = 1,
  42. SERIAL_FIFO_COUNT = 2,
  43. SERIAL_INT_ENABLE = 3,
  44. SERIAL_DMA_TX_ADDR = 4,
  45. SERIAL_DMA_TX_COUNT = 5, /* triggers dma */
  46. SERIAL_DMA_RX_ADDR = 6,
  47. SERIAL_DMA_RX_COUNT = 7, /* triggers dma */
  48. SERIAL_FIFO_SIZE = 8
  49. };
  50. #define SERIAL_INT_FIFO (1u << 0)
  51. #define SERIAL_INT_DMA_TX (1u << 1)
  52. #define SERIAL_INT_DMA_RX (1u << 2)
  53. typedef struct {
  54. SysBusDevice busdev;
  55. uint32_t int_enable;
  56. uint32_t fifo_size;
  57. uint32_t *read_fifo;
  58. int read_pos;
  59. int read_count;
  60. CharDriverState *chr;
  61. qemu_irq irq;
  62. uint32_t dma_tx_ptr;
  63. uint32_t dma_rx_ptr;
  64. uint32_t dma_rx_size;
  65. } SyborgSerialState;
  66. static void syborg_serial_update(SyborgSerialState *s)
  67. {
  68. int level;
  69. level = 0;
  70. if ((s->int_enable & SERIAL_INT_FIFO) && s->read_count)
  71. level = 1;
  72. if (s->int_enable & SERIAL_INT_DMA_TX)
  73. level = 1;
  74. if ((s->int_enable & SERIAL_INT_DMA_RX) && s->dma_rx_size == 0)
  75. level = 1;
  76. qemu_set_irq(s->irq, level);
  77. }
  78. static uint32_t fifo_pop(SyborgSerialState *s)
  79. {
  80. const uint32_t c = s->read_fifo[s->read_pos];
  81. s->read_count--;
  82. s->read_pos++;
  83. if (s->read_pos == s->fifo_size)
  84. s->read_pos = 0;
  85. DPRINTF("FIFO pop %x (%d)\n", c, s->read_count);
  86. return c;
  87. }
  88. static void fifo_push(SyborgSerialState *s, uint32_t new_value)
  89. {
  90. int slot;
  91. DPRINTF("FIFO push %x (%d)\n", new_value, s->read_count);
  92. slot = s->read_pos + s->read_count;
  93. if (slot >= s->fifo_size)
  94. slot -= s->fifo_size;
  95. s->read_fifo[slot] = new_value;
  96. s->read_count++;
  97. }
  98. static void do_dma_tx(SyborgSerialState *s, uint32_t count)
  99. {
  100. unsigned char ch;
  101. if (count == 0)
  102. return;
  103. if (s->chr != NULL) {
  104. /* optimize later. Now, 1 byte per iteration */
  105. while (count--) {
  106. cpu_physical_memory_read(s->dma_tx_ptr, &ch, 1);
  107. qemu_chr_fe_write(s->chr, &ch, 1);
  108. s->dma_tx_ptr++;
  109. }
  110. } else {
  111. s->dma_tx_ptr += count;
  112. }
  113. /* QEMU char backends do not have a nonblocking mode, so we transmit all
  114. the data immediately and the interrupt status will be unchanged. */
  115. }
  116. /* Initiate RX DMA, and transfer data from the FIFO. */
  117. static void dma_rx_start(SyborgSerialState *s, uint32_t len)
  118. {
  119. uint32_t dest;
  120. unsigned char ch;
  121. dest = s->dma_rx_ptr;
  122. if (s->read_count < len) {
  123. s->dma_rx_size = len - s->read_count;
  124. len = s->read_count;
  125. } else {
  126. s->dma_rx_size = 0;
  127. }
  128. while (len--) {
  129. ch = fifo_pop(s);
  130. cpu_physical_memory_write(dest, &ch, 1);
  131. dest++;
  132. }
  133. s->dma_rx_ptr = dest;
  134. syborg_serial_update(s);
  135. }
  136. static uint32_t syborg_serial_read(void *opaque, target_phys_addr_t offset)
  137. {
  138. SyborgSerialState *s = (SyborgSerialState *)opaque;
  139. uint32_t c;
  140. offset &= 0xfff;
  141. DPRINTF("read 0x%x\n", (int)offset);
  142. switch(offset >> 2) {
  143. case SERIAL_ID:
  144. return SYBORG_ID_SERIAL;
  145. case SERIAL_DATA:
  146. if (s->read_count > 0)
  147. c = fifo_pop(s);
  148. else
  149. c = -1;
  150. syborg_serial_update(s);
  151. return c;
  152. case SERIAL_FIFO_COUNT:
  153. return s->read_count;
  154. case SERIAL_INT_ENABLE:
  155. return s->int_enable;
  156. case SERIAL_DMA_TX_ADDR:
  157. return s->dma_tx_ptr;
  158. case SERIAL_DMA_TX_COUNT:
  159. return 0;
  160. case SERIAL_DMA_RX_ADDR:
  161. return s->dma_rx_ptr;
  162. case SERIAL_DMA_RX_COUNT:
  163. return s->dma_rx_size;
  164. case SERIAL_FIFO_SIZE:
  165. return s->fifo_size;
  166. default:
  167. cpu_abort(cpu_single_env, "syborg_serial_read: Bad offset %x\n",
  168. (int)offset);
  169. return 0;
  170. }
  171. }
  172. static void syborg_serial_write(void *opaque, target_phys_addr_t offset,
  173. uint32_t value)
  174. {
  175. SyborgSerialState *s = (SyborgSerialState *)opaque;
  176. unsigned char ch;
  177. offset &= 0xfff;
  178. DPRINTF("Write 0x%x=0x%x\n", (int)offset, value);
  179. switch (offset >> 2) {
  180. case SERIAL_DATA:
  181. ch = value;
  182. if (s->chr)
  183. qemu_chr_fe_write(s->chr, &ch, 1);
  184. break;
  185. case SERIAL_INT_ENABLE:
  186. s->int_enable = value;
  187. syborg_serial_update(s);
  188. break;
  189. case SERIAL_DMA_TX_ADDR:
  190. s->dma_tx_ptr = value;
  191. break;
  192. case SERIAL_DMA_TX_COUNT:
  193. do_dma_tx(s, value);
  194. break;
  195. case SERIAL_DMA_RX_ADDR:
  196. /* For safety, writes to this register cancel any pending DMA. */
  197. s->dma_rx_size = 0;
  198. s->dma_rx_ptr = value;
  199. break;
  200. case SERIAL_DMA_RX_COUNT:
  201. dma_rx_start(s, value);
  202. break;
  203. default:
  204. cpu_abort(cpu_single_env, "syborg_serial_write: Bad offset %x\n",
  205. (int)offset);
  206. break;
  207. }
  208. }
  209. static int syborg_serial_can_receive(void *opaque)
  210. {
  211. SyborgSerialState *s = (SyborgSerialState *)opaque;
  212. if (s->dma_rx_size)
  213. return s->dma_rx_size;
  214. return s->fifo_size - s->read_count;
  215. }
  216. static void syborg_serial_receive(void *opaque, const uint8_t *buf, int size)
  217. {
  218. SyborgSerialState *s = (SyborgSerialState *)opaque;
  219. if (s->dma_rx_size) {
  220. /* Place it in the DMA buffer. */
  221. cpu_physical_memory_write(s->dma_rx_ptr, buf, size);
  222. s->dma_rx_size -= size;
  223. s->dma_rx_ptr += size;
  224. } else {
  225. while (size--)
  226. fifo_push(s, *buf);
  227. }
  228. syborg_serial_update(s);
  229. }
  230. static void syborg_serial_event(void *opaque, int event)
  231. {
  232. /* TODO: Report BREAK events? */
  233. }
  234. static CPUReadMemoryFunc * const syborg_serial_readfn[] = {
  235. syborg_serial_read,
  236. syborg_serial_read,
  237. syborg_serial_read
  238. };
  239. static CPUWriteMemoryFunc * const syborg_serial_writefn[] = {
  240. syborg_serial_write,
  241. syborg_serial_write,
  242. syborg_serial_write
  243. };
  244. static const VMStateDescription vmstate_syborg_serial = {
  245. .name = "syborg_serial",
  246. .version_id = 1,
  247. .minimum_version_id = 1,
  248. .minimum_version_id_old = 1,
  249. .fields = (VMStateField[]) {
  250. VMSTATE_UINT32_EQUAL(fifo_size, SyborgSerialState),
  251. VMSTATE_UINT32(int_enable, SyborgSerialState),
  252. VMSTATE_INT32(read_pos, SyborgSerialState),
  253. VMSTATE_INT32(read_count, SyborgSerialState),
  254. VMSTATE_UINT32(dma_tx_ptr, SyborgSerialState),
  255. VMSTATE_UINT32(dma_rx_ptr, SyborgSerialState),
  256. VMSTATE_UINT32(dma_rx_size, SyborgSerialState),
  257. VMSTATE_VARRAY_UINT32(read_fifo, SyborgSerialState, fifo_size, 1,
  258. vmstate_info_uint32, uint32),
  259. VMSTATE_END_OF_LIST()
  260. }
  261. };
  262. static int syborg_serial_init(SysBusDevice *dev)
  263. {
  264. SyborgSerialState *s = FROM_SYSBUS(SyborgSerialState, dev);
  265. int iomemtype;
  266. sysbus_init_irq(dev, &s->irq);
  267. iomemtype = cpu_register_io_memory(syborg_serial_readfn,
  268. syborg_serial_writefn, s,
  269. DEVICE_NATIVE_ENDIAN);
  270. sysbus_init_mmio(dev, 0x1000, iomemtype);
  271. s->chr = qdev_init_chardev(&dev->qdev);
  272. if (s->chr) {
  273. qemu_chr_add_handlers(s->chr, syborg_serial_can_receive,
  274. syborg_serial_receive, syborg_serial_event, s);
  275. }
  276. if (s->fifo_size <= 0) {
  277. fprintf(stderr, "syborg_serial: fifo too small\n");
  278. s->fifo_size = 16;
  279. }
  280. s->read_fifo = g_malloc0(s->fifo_size * sizeof(s->read_fifo[0]));
  281. return 0;
  282. }
  283. static SysBusDeviceInfo syborg_serial_info = {
  284. .init = syborg_serial_init,
  285. .qdev.name = "syborg,serial",
  286. .qdev.size = sizeof(SyborgSerialState),
  287. .qdev.vmsd = &vmstate_syborg_serial,
  288. .qdev.props = (Property[]) {
  289. DEFINE_PROP_UINT32("fifo-size", SyborgSerialState, fifo_size, 16),
  290. DEFINE_PROP_END_OF_LIST(),
  291. }
  292. };
  293. static void syborg_serial_register_devices(void)
  294. {
  295. sysbus_register_withprop(&syborg_serial_info);
  296. }
  297. device_init(syborg_serial_register_devices)