2
0

sun4m_iommu.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. /*
  2. * QEMU Sun4m iommu emulation
  3. *
  4. * Copyright (c) 2003-2005 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "sun4m.h"
  25. #include "sysbus.h"
  26. #include "trace.h"
  27. /*
  28. * I/O MMU used by Sun4m systems
  29. *
  30. * Chipset docs:
  31. * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01,
  32. * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf
  33. */
  34. #define IOMMU_NREGS (4*4096/4)
  35. #define IOMMU_CTRL (0x0000 >> 2)
  36. #define IOMMU_CTRL_IMPL 0xf0000000 /* Implementation */
  37. #define IOMMU_CTRL_VERS 0x0f000000 /* Version */
  38. #define IOMMU_CTRL_RNGE 0x0000001c /* Mapping RANGE */
  39. #define IOMMU_RNGE_16MB 0x00000000 /* 0xff000000 -> 0xffffffff */
  40. #define IOMMU_RNGE_32MB 0x00000004 /* 0xfe000000 -> 0xffffffff */
  41. #define IOMMU_RNGE_64MB 0x00000008 /* 0xfc000000 -> 0xffffffff */
  42. #define IOMMU_RNGE_128MB 0x0000000c /* 0xf8000000 -> 0xffffffff */
  43. #define IOMMU_RNGE_256MB 0x00000010 /* 0xf0000000 -> 0xffffffff */
  44. #define IOMMU_RNGE_512MB 0x00000014 /* 0xe0000000 -> 0xffffffff */
  45. #define IOMMU_RNGE_1GB 0x00000018 /* 0xc0000000 -> 0xffffffff */
  46. #define IOMMU_RNGE_2GB 0x0000001c /* 0x80000000 -> 0xffffffff */
  47. #define IOMMU_CTRL_ENAB 0x00000001 /* IOMMU Enable */
  48. #define IOMMU_CTRL_MASK 0x0000001d
  49. #define IOMMU_BASE (0x0004 >> 2)
  50. #define IOMMU_BASE_MASK 0x07fffc00
  51. #define IOMMU_TLBFLUSH (0x0014 >> 2)
  52. #define IOMMU_TLBFLUSH_MASK 0xffffffff
  53. #define IOMMU_PGFLUSH (0x0018 >> 2)
  54. #define IOMMU_PGFLUSH_MASK 0xffffffff
  55. #define IOMMU_AFSR (0x1000 >> 2)
  56. #define IOMMU_AFSR_ERR 0x80000000 /* LE, TO, or BE asserted */
  57. #define IOMMU_AFSR_LE 0x40000000 /* SBUS reports error after
  58. transaction */
  59. #define IOMMU_AFSR_TO 0x20000000 /* Write access took more than
  60. 12.8 us. */
  61. #define IOMMU_AFSR_BE 0x10000000 /* Write access received error
  62. acknowledge */
  63. #define IOMMU_AFSR_SIZE 0x0e000000 /* Size of transaction causing error */
  64. #define IOMMU_AFSR_S 0x01000000 /* Sparc was in supervisor mode */
  65. #define IOMMU_AFSR_RESV 0x00800000 /* Reserved, forced to 0x8 by
  66. hardware */
  67. #define IOMMU_AFSR_ME 0x00080000 /* Multiple errors occurred */
  68. #define IOMMU_AFSR_RD 0x00040000 /* A read operation was in progress */
  69. #define IOMMU_AFSR_FAV 0x00020000 /* IOMMU afar has valid contents */
  70. #define IOMMU_AFSR_MASK 0xff0fffff
  71. #define IOMMU_AFAR (0x1004 >> 2)
  72. #define IOMMU_AER (0x1008 >> 2) /* Arbiter Enable Register */
  73. #define IOMMU_AER_EN_P0_ARB 0x00000001 /* MBus master 0x8 (Always 1) */
  74. #define IOMMU_AER_EN_P1_ARB 0x00000002 /* MBus master 0x9 */
  75. #define IOMMU_AER_EN_P2_ARB 0x00000004 /* MBus master 0xa */
  76. #define IOMMU_AER_EN_P3_ARB 0x00000008 /* MBus master 0xb */
  77. #define IOMMU_AER_EN_0 0x00010000 /* SBus slot 0 */
  78. #define IOMMU_AER_EN_1 0x00020000 /* SBus slot 1 */
  79. #define IOMMU_AER_EN_2 0x00040000 /* SBus slot 2 */
  80. #define IOMMU_AER_EN_3 0x00080000 /* SBus slot 3 */
  81. #define IOMMU_AER_EN_F 0x00100000 /* SBus on-board */
  82. #define IOMMU_AER_SBW 0x80000000 /* S-to-M asynchronous writes */
  83. #define IOMMU_AER_MASK 0x801f000f
  84. #define IOMMU_SBCFG0 (0x1010 >> 2) /* SBUS configration per-slot */
  85. #define IOMMU_SBCFG1 (0x1014 >> 2) /* SBUS configration per-slot */
  86. #define IOMMU_SBCFG2 (0x1018 >> 2) /* SBUS configration per-slot */
  87. #define IOMMU_SBCFG3 (0x101c >> 2) /* SBUS configration per-slot */
  88. #define IOMMU_SBCFG_SAB30 0x00010000 /* Phys-address bit 30 when
  89. bypass enabled */
  90. #define IOMMU_SBCFG_BA16 0x00000004 /* Slave supports 16 byte bursts */
  91. #define IOMMU_SBCFG_BA8 0x00000002 /* Slave supports 8 byte bursts */
  92. #define IOMMU_SBCFG_BYPASS 0x00000001 /* Bypass IOMMU, treat all addresses
  93. produced by this device as pure
  94. physical. */
  95. #define IOMMU_SBCFG_MASK 0x00010003
  96. #define IOMMU_ARBEN (0x2000 >> 2) /* SBUS arbitration enable */
  97. #define IOMMU_ARBEN_MASK 0x001f0000
  98. #define IOMMU_MID 0x00000008
  99. #define IOMMU_MASK_ID (0x3018 >> 2) /* Mask ID */
  100. #define IOMMU_MASK_ID_MASK 0x00ffffff
  101. #define IOMMU_MSII_MASK 0x26000000 /* microSPARC II mask number */
  102. #define IOMMU_TS_MASK 0x23000000 /* turboSPARC mask number */
  103. /* The format of an iopte in the page tables */
  104. #define IOPTE_PAGE 0xffffff00 /* Physical page number (PA[35:12]) */
  105. #define IOPTE_CACHE 0x00000080 /* Cached (in vme IOCACHE or
  106. Viking/MXCC) */
  107. #define IOPTE_WRITE 0x00000004 /* Writable */
  108. #define IOPTE_VALID 0x00000002 /* IOPTE is valid */
  109. #define IOPTE_WAZ 0x00000001 /* Write as zeros */
  110. #define IOMMU_PAGE_SHIFT 12
  111. #define IOMMU_PAGE_SIZE (1 << IOMMU_PAGE_SHIFT)
  112. #define IOMMU_PAGE_MASK ~(IOMMU_PAGE_SIZE - 1)
  113. typedef struct IOMMUState {
  114. SysBusDevice busdev;
  115. uint32_t regs[IOMMU_NREGS];
  116. target_phys_addr_t iostart;
  117. qemu_irq irq;
  118. uint32_t version;
  119. } IOMMUState;
  120. static uint32_t iommu_mem_readl(void *opaque, target_phys_addr_t addr)
  121. {
  122. IOMMUState *s = opaque;
  123. target_phys_addr_t saddr;
  124. uint32_t ret;
  125. saddr = addr >> 2;
  126. switch (saddr) {
  127. default:
  128. ret = s->regs[saddr];
  129. break;
  130. case IOMMU_AFAR:
  131. case IOMMU_AFSR:
  132. ret = s->regs[saddr];
  133. qemu_irq_lower(s->irq);
  134. break;
  135. }
  136. trace_sun4m_iommu_mem_readl(saddr, ret);
  137. return ret;
  138. }
  139. static void iommu_mem_writel(void *opaque, target_phys_addr_t addr,
  140. uint32_t val)
  141. {
  142. IOMMUState *s = opaque;
  143. target_phys_addr_t saddr;
  144. saddr = addr >> 2;
  145. trace_sun4m_iommu_mem_writel(saddr, val);
  146. switch (saddr) {
  147. case IOMMU_CTRL:
  148. switch (val & IOMMU_CTRL_RNGE) {
  149. case IOMMU_RNGE_16MB:
  150. s->iostart = 0xffffffffff000000ULL;
  151. break;
  152. case IOMMU_RNGE_32MB:
  153. s->iostart = 0xfffffffffe000000ULL;
  154. break;
  155. case IOMMU_RNGE_64MB:
  156. s->iostart = 0xfffffffffc000000ULL;
  157. break;
  158. case IOMMU_RNGE_128MB:
  159. s->iostart = 0xfffffffff8000000ULL;
  160. break;
  161. case IOMMU_RNGE_256MB:
  162. s->iostart = 0xfffffffff0000000ULL;
  163. break;
  164. case IOMMU_RNGE_512MB:
  165. s->iostart = 0xffffffffe0000000ULL;
  166. break;
  167. case IOMMU_RNGE_1GB:
  168. s->iostart = 0xffffffffc0000000ULL;
  169. break;
  170. default:
  171. case IOMMU_RNGE_2GB:
  172. s->iostart = 0xffffffff80000000ULL;
  173. break;
  174. }
  175. trace_sun4m_iommu_mem_writel_ctrl(s->iostart);
  176. s->regs[saddr] = ((val & IOMMU_CTRL_MASK) | s->version);
  177. break;
  178. case IOMMU_BASE:
  179. s->regs[saddr] = val & IOMMU_BASE_MASK;
  180. break;
  181. case IOMMU_TLBFLUSH:
  182. trace_sun4m_iommu_mem_writel_tlbflush(val);
  183. s->regs[saddr] = val & IOMMU_TLBFLUSH_MASK;
  184. break;
  185. case IOMMU_PGFLUSH:
  186. trace_sun4m_iommu_mem_writel_pgflush(val);
  187. s->regs[saddr] = val & IOMMU_PGFLUSH_MASK;
  188. break;
  189. case IOMMU_AFAR:
  190. s->regs[saddr] = val;
  191. qemu_irq_lower(s->irq);
  192. break;
  193. case IOMMU_AER:
  194. s->regs[saddr] = (val & IOMMU_AER_MASK) | IOMMU_AER_EN_P0_ARB;
  195. break;
  196. case IOMMU_AFSR:
  197. s->regs[saddr] = (val & IOMMU_AFSR_MASK) | IOMMU_AFSR_RESV;
  198. qemu_irq_lower(s->irq);
  199. break;
  200. case IOMMU_SBCFG0:
  201. case IOMMU_SBCFG1:
  202. case IOMMU_SBCFG2:
  203. case IOMMU_SBCFG3:
  204. s->regs[saddr] = val & IOMMU_SBCFG_MASK;
  205. break;
  206. case IOMMU_ARBEN:
  207. // XXX implement SBus probing: fault when reading unmapped
  208. // addresses, fault cause and address stored to MMU/IOMMU
  209. s->regs[saddr] = (val & IOMMU_ARBEN_MASK) | IOMMU_MID;
  210. break;
  211. case IOMMU_MASK_ID:
  212. s->regs[saddr] |= val & IOMMU_MASK_ID_MASK;
  213. break;
  214. default:
  215. s->regs[saddr] = val;
  216. break;
  217. }
  218. }
  219. static CPUReadMemoryFunc * const iommu_mem_read[3] = {
  220. NULL,
  221. NULL,
  222. iommu_mem_readl,
  223. };
  224. static CPUWriteMemoryFunc * const iommu_mem_write[3] = {
  225. NULL,
  226. NULL,
  227. iommu_mem_writel,
  228. };
  229. static uint32_t iommu_page_get_flags(IOMMUState *s, target_phys_addr_t addr)
  230. {
  231. uint32_t ret;
  232. target_phys_addr_t iopte;
  233. target_phys_addr_t pa = addr;
  234. iopte = s->regs[IOMMU_BASE] << 4;
  235. addr &= ~s->iostart;
  236. iopte += (addr >> (IOMMU_PAGE_SHIFT - 2)) & ~3;
  237. cpu_physical_memory_read(iopte, (uint8_t *)&ret, 4);
  238. tswap32s(&ret);
  239. trace_sun4m_iommu_page_get_flags(pa, iopte, ret);
  240. return ret;
  241. }
  242. static target_phys_addr_t iommu_translate_pa(target_phys_addr_t addr,
  243. uint32_t pte)
  244. {
  245. target_phys_addr_t pa;
  246. pa = ((pte & IOPTE_PAGE) << 4) + (addr & ~IOMMU_PAGE_MASK);
  247. trace_sun4m_iommu_translate_pa(addr, pa, pte);
  248. return pa;
  249. }
  250. static void iommu_bad_addr(IOMMUState *s, target_phys_addr_t addr,
  251. int is_write)
  252. {
  253. trace_sun4m_iommu_bad_addr(addr);
  254. s->regs[IOMMU_AFSR] = IOMMU_AFSR_ERR | IOMMU_AFSR_LE | IOMMU_AFSR_RESV |
  255. IOMMU_AFSR_FAV;
  256. if (!is_write)
  257. s->regs[IOMMU_AFSR] |= IOMMU_AFSR_RD;
  258. s->regs[IOMMU_AFAR] = addr;
  259. qemu_irq_raise(s->irq);
  260. }
  261. void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
  262. uint8_t *buf, int len, int is_write)
  263. {
  264. int l;
  265. uint32_t flags;
  266. target_phys_addr_t page, phys_addr;
  267. while (len > 0) {
  268. page = addr & IOMMU_PAGE_MASK;
  269. l = (page + IOMMU_PAGE_SIZE) - addr;
  270. if (l > len)
  271. l = len;
  272. flags = iommu_page_get_flags(opaque, page);
  273. if (!(flags & IOPTE_VALID)) {
  274. iommu_bad_addr(opaque, page, is_write);
  275. return;
  276. }
  277. phys_addr = iommu_translate_pa(addr, flags);
  278. if (is_write) {
  279. if (!(flags & IOPTE_WRITE)) {
  280. iommu_bad_addr(opaque, page, is_write);
  281. return;
  282. }
  283. cpu_physical_memory_write(phys_addr, buf, l);
  284. } else {
  285. cpu_physical_memory_read(phys_addr, buf, l);
  286. }
  287. len -= l;
  288. buf += l;
  289. addr += l;
  290. }
  291. }
  292. static const VMStateDescription vmstate_iommu = {
  293. .name ="iommu",
  294. .version_id = 2,
  295. .minimum_version_id = 2,
  296. .minimum_version_id_old = 2,
  297. .fields = (VMStateField []) {
  298. VMSTATE_UINT32_ARRAY(regs, IOMMUState, IOMMU_NREGS),
  299. VMSTATE_UINT64(iostart, IOMMUState),
  300. VMSTATE_END_OF_LIST()
  301. }
  302. };
  303. static void iommu_reset(DeviceState *d)
  304. {
  305. IOMMUState *s = container_of(d, IOMMUState, busdev.qdev);
  306. memset(s->regs, 0, IOMMU_NREGS * 4);
  307. s->iostart = 0;
  308. s->regs[IOMMU_CTRL] = s->version;
  309. s->regs[IOMMU_ARBEN] = IOMMU_MID;
  310. s->regs[IOMMU_AFSR] = IOMMU_AFSR_RESV;
  311. s->regs[IOMMU_AER] = IOMMU_AER_EN_P0_ARB | IOMMU_AER_EN_P1_ARB;
  312. s->regs[IOMMU_MASK_ID] = IOMMU_TS_MASK;
  313. }
  314. static int iommu_init1(SysBusDevice *dev)
  315. {
  316. IOMMUState *s = FROM_SYSBUS(IOMMUState, dev);
  317. int io;
  318. sysbus_init_irq(dev, &s->irq);
  319. io = cpu_register_io_memory(iommu_mem_read, iommu_mem_write, s,
  320. DEVICE_NATIVE_ENDIAN);
  321. sysbus_init_mmio(dev, IOMMU_NREGS * sizeof(uint32_t), io);
  322. return 0;
  323. }
  324. static SysBusDeviceInfo iommu_info = {
  325. .init = iommu_init1,
  326. .qdev.name = "iommu",
  327. .qdev.size = sizeof(IOMMUState),
  328. .qdev.vmsd = &vmstate_iommu,
  329. .qdev.reset = iommu_reset,
  330. .qdev.props = (Property[]) {
  331. DEFINE_PROP_HEX32("version", IOMMUState, version, 0),
  332. DEFINE_PROP_END_OF_LIST(),
  333. }
  334. };
  335. static void iommu_register_devices(void)
  336. {
  337. sysbus_register_withprop(&iommu_info);
  338. }
  339. device_init(iommu_register_devices)