sh7750.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817
  1. /*
  2. * SH7750 device
  3. *
  4. * Copyright (c) 2007 Magnus Damm
  5. * Copyright (c) 2005 Samuel Tardieu
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #include <stdio.h>
  26. #include "hw.h"
  27. #include "sh.h"
  28. #include "sysemu.h"
  29. #include "sh7750_regs.h"
  30. #include "sh7750_regnames.h"
  31. #include "sh_intc.h"
  32. #include "cpu.h"
  33. #define NB_DEVICES 4
  34. typedef struct SH7750State {
  35. /* CPU */
  36. CPUSH4State *cpu;
  37. /* Peripheral frequency in Hz */
  38. uint32_t periph_freq;
  39. /* SDRAM controller */
  40. uint32_t bcr1;
  41. uint16_t bcr2;
  42. uint16_t bcr3;
  43. uint32_t bcr4;
  44. uint16_t rfcr;
  45. /* PCMCIA controller */
  46. uint16_t pcr;
  47. /* IO ports */
  48. uint16_t gpioic;
  49. uint32_t pctra;
  50. uint32_t pctrb;
  51. uint16_t portdira; /* Cached */
  52. uint16_t portpullupa; /* Cached */
  53. uint16_t portdirb; /* Cached */
  54. uint16_t portpullupb; /* Cached */
  55. uint16_t pdtra;
  56. uint16_t pdtrb;
  57. uint16_t periph_pdtra; /* Imposed by the peripherals */
  58. uint16_t periph_portdira; /* Direction seen from the peripherals */
  59. uint16_t periph_pdtrb; /* Imposed by the peripherals */
  60. uint16_t periph_portdirb; /* Direction seen from the peripherals */
  61. sh7750_io_device *devices[NB_DEVICES]; /* External peripherals */
  62. /* Cache */
  63. uint32_t ccr;
  64. struct intc_desc intc;
  65. } SH7750State;
  66. static inline int has_bcr3_and_bcr4(SH7750State * s)
  67. {
  68. return (s->cpu->features & SH_FEATURE_BCR3_AND_BCR4);
  69. }
  70. /**********************************************************************
  71. I/O ports
  72. **********************************************************************/
  73. int sh7750_register_io_device(SH7750State * s, sh7750_io_device * device)
  74. {
  75. int i;
  76. for (i = 0; i < NB_DEVICES; i++) {
  77. if (s->devices[i] == NULL) {
  78. s->devices[i] = device;
  79. return 0;
  80. }
  81. }
  82. return -1;
  83. }
  84. static uint16_t portdir(uint32_t v)
  85. {
  86. #define EVENPORTMASK(n) ((v & (1<<((n)<<1))) >> (n))
  87. return
  88. EVENPORTMASK(15) | EVENPORTMASK(14) | EVENPORTMASK(13) |
  89. EVENPORTMASK(12) | EVENPORTMASK(11) | EVENPORTMASK(10) |
  90. EVENPORTMASK(9) | EVENPORTMASK(8) | EVENPORTMASK(7) |
  91. EVENPORTMASK(6) | EVENPORTMASK(5) | EVENPORTMASK(4) |
  92. EVENPORTMASK(3) | EVENPORTMASK(2) | EVENPORTMASK(1) |
  93. EVENPORTMASK(0);
  94. }
  95. static uint16_t portpullup(uint32_t v)
  96. {
  97. #define ODDPORTMASK(n) ((v & (1<<(((n)<<1)+1))) >> (n))
  98. return
  99. ODDPORTMASK(15) | ODDPORTMASK(14) | ODDPORTMASK(13) |
  100. ODDPORTMASK(12) | ODDPORTMASK(11) | ODDPORTMASK(10) |
  101. ODDPORTMASK(9) | ODDPORTMASK(8) | ODDPORTMASK(7) | ODDPORTMASK(6) |
  102. ODDPORTMASK(5) | ODDPORTMASK(4) | ODDPORTMASK(3) | ODDPORTMASK(2) |
  103. ODDPORTMASK(1) | ODDPORTMASK(0);
  104. }
  105. static uint16_t porta_lines(SH7750State * s)
  106. {
  107. return (s->portdira & s->pdtra) | /* CPU */
  108. (s->periph_portdira & s->periph_pdtra) | /* Peripherals */
  109. (~(s->portdira | s->periph_portdira) & s->portpullupa); /* Pullups */
  110. }
  111. static uint16_t portb_lines(SH7750State * s)
  112. {
  113. return (s->portdirb & s->pdtrb) | /* CPU */
  114. (s->periph_portdirb & s->periph_pdtrb) | /* Peripherals */
  115. (~(s->portdirb | s->periph_portdirb) & s->portpullupb); /* Pullups */
  116. }
  117. static void gen_port_interrupts(SH7750State * s)
  118. {
  119. /* XXXXX interrupts not generated */
  120. }
  121. static void porta_changed(SH7750State * s, uint16_t prev)
  122. {
  123. uint16_t currenta, changes;
  124. int i, r = 0;
  125. #if 0
  126. fprintf(stderr, "porta changed from 0x%04x to 0x%04x\n",
  127. prev, porta_lines(s));
  128. fprintf(stderr, "pdtra=0x%04x, pctra=0x%08x\n", s->pdtra, s->pctra);
  129. #endif
  130. currenta = porta_lines(s);
  131. if (currenta == prev)
  132. return;
  133. changes = currenta ^ prev;
  134. for (i = 0; i < NB_DEVICES; i++) {
  135. if (s->devices[i] && (s->devices[i]->portamask_trigger & changes)) {
  136. r |= s->devices[i]->port_change_cb(currenta, portb_lines(s),
  137. &s->periph_pdtra,
  138. &s->periph_portdira,
  139. &s->periph_pdtrb,
  140. &s->periph_portdirb);
  141. }
  142. }
  143. if (r)
  144. gen_port_interrupts(s);
  145. }
  146. static void portb_changed(SH7750State * s, uint16_t prev)
  147. {
  148. uint16_t currentb, changes;
  149. int i, r = 0;
  150. currentb = portb_lines(s);
  151. if (currentb == prev)
  152. return;
  153. changes = currentb ^ prev;
  154. for (i = 0; i < NB_DEVICES; i++) {
  155. if (s->devices[i] && (s->devices[i]->portbmask_trigger & changes)) {
  156. r |= s->devices[i]->port_change_cb(portb_lines(s), currentb,
  157. &s->periph_pdtra,
  158. &s->periph_portdira,
  159. &s->periph_pdtrb,
  160. &s->periph_portdirb);
  161. }
  162. }
  163. if (r)
  164. gen_port_interrupts(s);
  165. }
  166. /**********************************************************************
  167. Memory
  168. **********************************************************************/
  169. static void error_access(const char *kind, target_phys_addr_t addr)
  170. {
  171. fprintf(stderr, "%s to %s (0x" TARGET_FMT_plx ") not supported\n",
  172. kind, regname(addr), addr);
  173. }
  174. static void ignore_access(const char *kind, target_phys_addr_t addr)
  175. {
  176. fprintf(stderr, "%s to %s (0x" TARGET_FMT_plx ") ignored\n",
  177. kind, regname(addr), addr);
  178. }
  179. static uint32_t sh7750_mem_readb(void *opaque, target_phys_addr_t addr)
  180. {
  181. switch (addr) {
  182. default:
  183. error_access("byte read", addr);
  184. abort();
  185. }
  186. }
  187. static uint32_t sh7750_mem_readw(void *opaque, target_phys_addr_t addr)
  188. {
  189. SH7750State *s = opaque;
  190. switch (addr) {
  191. case SH7750_BCR2_A7:
  192. return s->bcr2;
  193. case SH7750_BCR3_A7:
  194. if(!has_bcr3_and_bcr4(s))
  195. error_access("word read", addr);
  196. return s->bcr3;
  197. case SH7750_FRQCR_A7:
  198. return 0;
  199. case SH7750_PCR_A7:
  200. return s->pcr;
  201. case SH7750_RFCR_A7:
  202. fprintf(stderr,
  203. "Read access to refresh count register, incrementing\n");
  204. return s->rfcr++;
  205. case SH7750_PDTRA_A7:
  206. return porta_lines(s);
  207. case SH7750_PDTRB_A7:
  208. return portb_lines(s);
  209. case SH7750_RTCOR_A7:
  210. case SH7750_RTCNT_A7:
  211. case SH7750_RTCSR_A7:
  212. ignore_access("word read", addr);
  213. return 0;
  214. default:
  215. error_access("word read", addr);
  216. abort();
  217. }
  218. }
  219. static uint32_t sh7750_mem_readl(void *opaque, target_phys_addr_t addr)
  220. {
  221. SH7750State *s = opaque;
  222. switch (addr) {
  223. case SH7750_BCR1_A7:
  224. return s->bcr1;
  225. case SH7750_BCR4_A7:
  226. if(!has_bcr3_and_bcr4(s))
  227. error_access("long read", addr);
  228. return s->bcr4;
  229. case SH7750_WCR1_A7:
  230. case SH7750_WCR2_A7:
  231. case SH7750_WCR3_A7:
  232. case SH7750_MCR_A7:
  233. ignore_access("long read", addr);
  234. return 0;
  235. case SH7750_MMUCR_A7:
  236. return s->cpu->mmucr;
  237. case SH7750_PTEH_A7:
  238. return s->cpu->pteh;
  239. case SH7750_PTEL_A7:
  240. return s->cpu->ptel;
  241. case SH7750_TTB_A7:
  242. return s->cpu->ttb;
  243. case SH7750_TEA_A7:
  244. return s->cpu->tea;
  245. case SH7750_TRA_A7:
  246. return s->cpu->tra;
  247. case SH7750_EXPEVT_A7:
  248. return s->cpu->expevt;
  249. case SH7750_INTEVT_A7:
  250. return s->cpu->intevt;
  251. case SH7750_CCR_A7:
  252. return s->ccr;
  253. case 0x1f000030: /* Processor version */
  254. return s->cpu->pvr;
  255. case 0x1f000040: /* Cache version */
  256. return s->cpu->cvr;
  257. case 0x1f000044: /* Processor revision */
  258. return s->cpu->prr;
  259. default:
  260. error_access("long read", addr);
  261. abort();
  262. }
  263. }
  264. #define is_in_sdrmx(a, x) (a >= SH7750_SDMR ## x ## _A7 \
  265. && a <= (SH7750_SDMR ## x ## _A7 + SH7750_SDMR ## x ## _REGNB))
  266. static void sh7750_mem_writeb(void *opaque, target_phys_addr_t addr,
  267. uint32_t mem_value)
  268. {
  269. if (is_in_sdrmx(addr, 2) || is_in_sdrmx(addr, 3)) {
  270. ignore_access("byte write", addr);
  271. return;
  272. }
  273. error_access("byte write", addr);
  274. abort();
  275. }
  276. static void sh7750_mem_writew(void *opaque, target_phys_addr_t addr,
  277. uint32_t mem_value)
  278. {
  279. SH7750State *s = opaque;
  280. uint16_t temp;
  281. switch (addr) {
  282. /* SDRAM controller */
  283. case SH7750_BCR2_A7:
  284. s->bcr2 = mem_value;
  285. return;
  286. case SH7750_BCR3_A7:
  287. if(!has_bcr3_and_bcr4(s))
  288. error_access("word write", addr);
  289. s->bcr3 = mem_value;
  290. return;
  291. case SH7750_PCR_A7:
  292. s->pcr = mem_value;
  293. return;
  294. case SH7750_RTCNT_A7:
  295. case SH7750_RTCOR_A7:
  296. case SH7750_RTCSR_A7:
  297. ignore_access("word write", addr);
  298. return;
  299. /* IO ports */
  300. case SH7750_PDTRA_A7:
  301. temp = porta_lines(s);
  302. s->pdtra = mem_value;
  303. porta_changed(s, temp);
  304. return;
  305. case SH7750_PDTRB_A7:
  306. temp = portb_lines(s);
  307. s->pdtrb = mem_value;
  308. portb_changed(s, temp);
  309. return;
  310. case SH7750_RFCR_A7:
  311. fprintf(stderr, "Write access to refresh count register\n");
  312. s->rfcr = mem_value;
  313. return;
  314. case SH7750_GPIOIC_A7:
  315. s->gpioic = mem_value;
  316. if (mem_value != 0) {
  317. fprintf(stderr, "I/O interrupts not implemented\n");
  318. abort();
  319. }
  320. return;
  321. default:
  322. error_access("word write", addr);
  323. abort();
  324. }
  325. }
  326. static void sh7750_mem_writel(void *opaque, target_phys_addr_t addr,
  327. uint32_t mem_value)
  328. {
  329. SH7750State *s = opaque;
  330. uint16_t temp;
  331. switch (addr) {
  332. /* SDRAM controller */
  333. case SH7750_BCR1_A7:
  334. s->bcr1 = mem_value;
  335. return;
  336. case SH7750_BCR4_A7:
  337. if(!has_bcr3_and_bcr4(s))
  338. error_access("long write", addr);
  339. s->bcr4 = mem_value;
  340. return;
  341. case SH7750_WCR1_A7:
  342. case SH7750_WCR2_A7:
  343. case SH7750_WCR3_A7:
  344. case SH7750_MCR_A7:
  345. ignore_access("long write", addr);
  346. return;
  347. /* IO ports */
  348. case SH7750_PCTRA_A7:
  349. temp = porta_lines(s);
  350. s->pctra = mem_value;
  351. s->portdira = portdir(mem_value);
  352. s->portpullupa = portpullup(mem_value);
  353. porta_changed(s, temp);
  354. return;
  355. case SH7750_PCTRB_A7:
  356. temp = portb_lines(s);
  357. s->pctrb = mem_value;
  358. s->portdirb = portdir(mem_value);
  359. s->portpullupb = portpullup(mem_value);
  360. portb_changed(s, temp);
  361. return;
  362. case SH7750_MMUCR_A7:
  363. if (mem_value & MMUCR_TI) {
  364. cpu_sh4_invalidate_tlb(s->cpu);
  365. }
  366. s->cpu->mmucr = mem_value & ~MMUCR_TI;
  367. return;
  368. case SH7750_PTEH_A7:
  369. /* If asid changes, clear all registered tlb entries. */
  370. if ((s->cpu->pteh & 0xff) != (mem_value & 0xff))
  371. tlb_flush(s->cpu, 1);
  372. s->cpu->pteh = mem_value;
  373. return;
  374. case SH7750_PTEL_A7:
  375. s->cpu->ptel = mem_value;
  376. return;
  377. case SH7750_PTEA_A7:
  378. s->cpu->ptea = mem_value & 0x0000000f;
  379. return;
  380. case SH7750_TTB_A7:
  381. s->cpu->ttb = mem_value;
  382. return;
  383. case SH7750_TEA_A7:
  384. s->cpu->tea = mem_value;
  385. return;
  386. case SH7750_TRA_A7:
  387. s->cpu->tra = mem_value & 0x000007ff;
  388. return;
  389. case SH7750_EXPEVT_A7:
  390. s->cpu->expevt = mem_value & 0x000007ff;
  391. return;
  392. case SH7750_INTEVT_A7:
  393. s->cpu->intevt = mem_value & 0x000007ff;
  394. return;
  395. case SH7750_CCR_A7:
  396. s->ccr = mem_value;
  397. return;
  398. default:
  399. error_access("long write", addr);
  400. abort();
  401. }
  402. }
  403. static CPUReadMemoryFunc * const sh7750_mem_read[] = {
  404. sh7750_mem_readb,
  405. sh7750_mem_readw,
  406. sh7750_mem_readl
  407. };
  408. static CPUWriteMemoryFunc * const sh7750_mem_write[] = {
  409. sh7750_mem_writeb,
  410. sh7750_mem_writew,
  411. sh7750_mem_writel
  412. };
  413. /* sh775x interrupt controller tables for sh_intc.c
  414. * stolen from linux/arch/sh/kernel/cpu/sh4/setup-sh7750.c
  415. */
  416. enum {
  417. UNUSED = 0,
  418. /* interrupt sources */
  419. IRL_0, IRL_1, IRL_2, IRL_3, IRL_4, IRL_5, IRL_6, IRL_7,
  420. IRL_8, IRL_9, IRL_A, IRL_B, IRL_C, IRL_D, IRL_E,
  421. IRL0, IRL1, IRL2, IRL3,
  422. HUDI, GPIOI,
  423. DMAC_DMTE0, DMAC_DMTE1, DMAC_DMTE2, DMAC_DMTE3,
  424. DMAC_DMTE4, DMAC_DMTE5, DMAC_DMTE6, DMAC_DMTE7,
  425. DMAC_DMAE,
  426. PCIC0_PCISERR, PCIC1_PCIERR, PCIC1_PCIPWDWN, PCIC1_PCIPWON,
  427. PCIC1_PCIDMA0, PCIC1_PCIDMA1, PCIC1_PCIDMA2, PCIC1_PCIDMA3,
  428. TMU3, TMU4, TMU0, TMU1, TMU2_TUNI, TMU2_TICPI,
  429. RTC_ATI, RTC_PRI, RTC_CUI,
  430. SCI1_ERI, SCI1_RXI, SCI1_TXI, SCI1_TEI,
  431. SCIF_ERI, SCIF_RXI, SCIF_BRI, SCIF_TXI,
  432. WDT,
  433. REF_RCMI, REF_ROVI,
  434. /* interrupt groups */
  435. DMAC, PCIC1, TMU2, RTC, SCI1, SCIF, REF,
  436. /* irl bundle */
  437. IRL,
  438. NR_SOURCES,
  439. };
  440. static struct intc_vect vectors[] = {
  441. INTC_VECT(HUDI, 0x600), INTC_VECT(GPIOI, 0x620),
  442. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  443. INTC_VECT(TMU2_TUNI, 0x440), INTC_VECT(TMU2_TICPI, 0x460),
  444. INTC_VECT(RTC_ATI, 0x480), INTC_VECT(RTC_PRI, 0x4a0),
  445. INTC_VECT(RTC_CUI, 0x4c0),
  446. INTC_VECT(SCI1_ERI, 0x4e0), INTC_VECT(SCI1_RXI, 0x500),
  447. INTC_VECT(SCI1_TXI, 0x520), INTC_VECT(SCI1_TEI, 0x540),
  448. INTC_VECT(SCIF_ERI, 0x700), INTC_VECT(SCIF_RXI, 0x720),
  449. INTC_VECT(SCIF_BRI, 0x740), INTC_VECT(SCIF_TXI, 0x760),
  450. INTC_VECT(WDT, 0x560),
  451. INTC_VECT(REF_RCMI, 0x580), INTC_VECT(REF_ROVI, 0x5a0),
  452. };
  453. static struct intc_group groups[] = {
  454. INTC_GROUP(TMU2, TMU2_TUNI, TMU2_TICPI),
  455. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  456. INTC_GROUP(SCI1, SCI1_ERI, SCI1_RXI, SCI1_TXI, SCI1_TEI),
  457. INTC_GROUP(SCIF, SCIF_ERI, SCIF_RXI, SCIF_BRI, SCIF_TXI),
  458. INTC_GROUP(REF, REF_RCMI, REF_ROVI),
  459. };
  460. static struct intc_prio_reg prio_registers[] = {
  461. { 0xffd00004, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, RTC } },
  462. { 0xffd00008, 0, 16, 4, /* IPRB */ { WDT, REF, SCI1, 0 } },
  463. { 0xffd0000c, 0, 16, 4, /* IPRC */ { GPIOI, DMAC, SCIF, HUDI } },
  464. { 0xffd00010, 0, 16, 4, /* IPRD */ { IRL0, IRL1, IRL2, IRL3 } },
  465. { 0xfe080000, 0, 32, 4, /* INTPRI00 */ { 0, 0, 0, 0,
  466. TMU4, TMU3,
  467. PCIC1, PCIC0_PCISERR } },
  468. };
  469. /* SH7750, SH7750S, SH7751 and SH7091 all have 4-channel DMA controllers */
  470. static struct intc_vect vectors_dma4[] = {
  471. INTC_VECT(DMAC_DMTE0, 0x640), INTC_VECT(DMAC_DMTE1, 0x660),
  472. INTC_VECT(DMAC_DMTE2, 0x680), INTC_VECT(DMAC_DMTE3, 0x6a0),
  473. INTC_VECT(DMAC_DMAE, 0x6c0),
  474. };
  475. static struct intc_group groups_dma4[] = {
  476. INTC_GROUP(DMAC, DMAC_DMTE0, DMAC_DMTE1, DMAC_DMTE2,
  477. DMAC_DMTE3, DMAC_DMAE),
  478. };
  479. /* SH7750R and SH7751R both have 8-channel DMA controllers */
  480. static struct intc_vect vectors_dma8[] = {
  481. INTC_VECT(DMAC_DMTE0, 0x640), INTC_VECT(DMAC_DMTE1, 0x660),
  482. INTC_VECT(DMAC_DMTE2, 0x680), INTC_VECT(DMAC_DMTE3, 0x6a0),
  483. INTC_VECT(DMAC_DMTE4, 0x780), INTC_VECT(DMAC_DMTE5, 0x7a0),
  484. INTC_VECT(DMAC_DMTE6, 0x7c0), INTC_VECT(DMAC_DMTE7, 0x7e0),
  485. INTC_VECT(DMAC_DMAE, 0x6c0),
  486. };
  487. static struct intc_group groups_dma8[] = {
  488. INTC_GROUP(DMAC, DMAC_DMTE0, DMAC_DMTE1, DMAC_DMTE2,
  489. DMAC_DMTE3, DMAC_DMTE4, DMAC_DMTE5,
  490. DMAC_DMTE6, DMAC_DMTE7, DMAC_DMAE),
  491. };
  492. /* SH7750R, SH7751 and SH7751R all have two extra timer channels */
  493. static struct intc_vect vectors_tmu34[] = {
  494. INTC_VECT(TMU3, 0xb00), INTC_VECT(TMU4, 0xb80),
  495. };
  496. static struct intc_mask_reg mask_registers[] = {
  497. { 0xfe080040, 0xfe080060, 32, /* INTMSK00 / INTMSKCLR00 */
  498. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  499. 0, 0, 0, 0, 0, 0, TMU4, TMU3,
  500. PCIC1_PCIERR, PCIC1_PCIPWDWN, PCIC1_PCIPWON,
  501. PCIC1_PCIDMA0, PCIC1_PCIDMA1, PCIC1_PCIDMA2,
  502. PCIC1_PCIDMA3, PCIC0_PCISERR } },
  503. };
  504. /* SH7750S, SH7750R, SH7751 and SH7751R all have IRLM priority registers */
  505. static struct intc_vect vectors_irlm[] = {
  506. INTC_VECT(IRL0, 0x240), INTC_VECT(IRL1, 0x2a0),
  507. INTC_VECT(IRL2, 0x300), INTC_VECT(IRL3, 0x360),
  508. };
  509. /* SH7751 and SH7751R both have PCI */
  510. static struct intc_vect vectors_pci[] = {
  511. INTC_VECT(PCIC0_PCISERR, 0xa00), INTC_VECT(PCIC1_PCIERR, 0xae0),
  512. INTC_VECT(PCIC1_PCIPWDWN, 0xac0), INTC_VECT(PCIC1_PCIPWON, 0xaa0),
  513. INTC_VECT(PCIC1_PCIDMA0, 0xa80), INTC_VECT(PCIC1_PCIDMA1, 0xa60),
  514. INTC_VECT(PCIC1_PCIDMA2, 0xa40), INTC_VECT(PCIC1_PCIDMA3, 0xa20),
  515. };
  516. static struct intc_group groups_pci[] = {
  517. INTC_GROUP(PCIC1, PCIC1_PCIERR, PCIC1_PCIPWDWN, PCIC1_PCIPWON,
  518. PCIC1_PCIDMA0, PCIC1_PCIDMA1, PCIC1_PCIDMA2, PCIC1_PCIDMA3),
  519. };
  520. static struct intc_vect vectors_irl[] = {
  521. INTC_VECT(IRL_0, 0x200),
  522. INTC_VECT(IRL_1, 0x220),
  523. INTC_VECT(IRL_2, 0x240),
  524. INTC_VECT(IRL_3, 0x260),
  525. INTC_VECT(IRL_4, 0x280),
  526. INTC_VECT(IRL_5, 0x2a0),
  527. INTC_VECT(IRL_6, 0x2c0),
  528. INTC_VECT(IRL_7, 0x2e0),
  529. INTC_VECT(IRL_8, 0x300),
  530. INTC_VECT(IRL_9, 0x320),
  531. INTC_VECT(IRL_A, 0x340),
  532. INTC_VECT(IRL_B, 0x360),
  533. INTC_VECT(IRL_C, 0x380),
  534. INTC_VECT(IRL_D, 0x3a0),
  535. INTC_VECT(IRL_E, 0x3c0),
  536. };
  537. static struct intc_group groups_irl[] = {
  538. INTC_GROUP(IRL, IRL_0, IRL_1, IRL_2, IRL_3, IRL_4, IRL_5, IRL_6,
  539. IRL_7, IRL_8, IRL_9, IRL_A, IRL_B, IRL_C, IRL_D, IRL_E),
  540. };
  541. /**********************************************************************
  542. Memory mapped cache and TLB
  543. **********************************************************************/
  544. #define MM_REGION_MASK 0x07000000
  545. #define MM_ICACHE_ADDR (0)
  546. #define MM_ICACHE_DATA (1)
  547. #define MM_ITLB_ADDR (2)
  548. #define MM_ITLB_DATA (3)
  549. #define MM_OCACHE_ADDR (4)
  550. #define MM_OCACHE_DATA (5)
  551. #define MM_UTLB_ADDR (6)
  552. #define MM_UTLB_DATA (7)
  553. #define MM_REGION_TYPE(addr) ((addr & MM_REGION_MASK) >> 24)
  554. static uint32_t invalid_read(void *opaque, target_phys_addr_t addr)
  555. {
  556. abort();
  557. return 0;
  558. }
  559. static uint32_t sh7750_mmct_readl(void *opaque, target_phys_addr_t addr)
  560. {
  561. SH7750State *s = opaque;
  562. uint32_t ret = 0;
  563. switch (MM_REGION_TYPE(addr)) {
  564. case MM_ICACHE_ADDR:
  565. case MM_ICACHE_DATA:
  566. /* do nothing */
  567. break;
  568. case MM_ITLB_ADDR:
  569. ret = cpu_sh4_read_mmaped_itlb_addr(s->cpu, addr);
  570. break;
  571. case MM_ITLB_DATA:
  572. ret = cpu_sh4_read_mmaped_itlb_data(s->cpu, addr);
  573. break;
  574. case MM_OCACHE_ADDR:
  575. case MM_OCACHE_DATA:
  576. /* do nothing */
  577. break;
  578. case MM_UTLB_ADDR:
  579. ret = cpu_sh4_read_mmaped_utlb_addr(s->cpu, addr);
  580. break;
  581. case MM_UTLB_DATA:
  582. ret = cpu_sh4_read_mmaped_utlb_data(s->cpu, addr);
  583. break;
  584. default:
  585. abort();
  586. }
  587. return ret;
  588. }
  589. static void invalid_write(void *opaque, target_phys_addr_t addr,
  590. uint32_t mem_value)
  591. {
  592. abort();
  593. }
  594. static void sh7750_mmct_writel(void *opaque, target_phys_addr_t addr,
  595. uint32_t mem_value)
  596. {
  597. SH7750State *s = opaque;
  598. switch (MM_REGION_TYPE(addr)) {
  599. case MM_ICACHE_ADDR:
  600. case MM_ICACHE_DATA:
  601. /* do nothing */
  602. break;
  603. case MM_ITLB_ADDR:
  604. cpu_sh4_write_mmaped_itlb_addr(s->cpu, addr, mem_value);
  605. break;
  606. case MM_ITLB_DATA:
  607. cpu_sh4_write_mmaped_itlb_data(s->cpu, addr, mem_value);
  608. abort();
  609. break;
  610. case MM_OCACHE_ADDR:
  611. case MM_OCACHE_DATA:
  612. /* do nothing */
  613. break;
  614. case MM_UTLB_ADDR:
  615. cpu_sh4_write_mmaped_utlb_addr(s->cpu, addr, mem_value);
  616. break;
  617. case MM_UTLB_DATA:
  618. cpu_sh4_write_mmaped_utlb_data(s->cpu, addr, mem_value);
  619. break;
  620. default:
  621. abort();
  622. break;
  623. }
  624. }
  625. static CPUReadMemoryFunc * const sh7750_mmct_read[] = {
  626. invalid_read,
  627. invalid_read,
  628. sh7750_mmct_readl
  629. };
  630. static CPUWriteMemoryFunc * const sh7750_mmct_write[] = {
  631. invalid_write,
  632. invalid_write,
  633. sh7750_mmct_writel
  634. };
  635. SH7750State *sh7750_init(CPUSH4State * cpu)
  636. {
  637. SH7750State *s;
  638. int sh7750_io_memory;
  639. int sh7750_mm_cache_and_tlb; /* memory mapped cache and tlb */
  640. s = g_malloc0(sizeof(SH7750State));
  641. s->cpu = cpu;
  642. s->periph_freq = 60000000; /* 60MHz */
  643. sh7750_io_memory = cpu_register_io_memory(sh7750_mem_read,
  644. sh7750_mem_write, s,
  645. DEVICE_NATIVE_ENDIAN);
  646. cpu_register_physical_memory_offset(0x1f000000, 0x1000,
  647. sh7750_io_memory, 0x1f000000);
  648. cpu_register_physical_memory_offset(0xff000000, 0x1000,
  649. sh7750_io_memory, 0x1f000000);
  650. cpu_register_physical_memory_offset(0x1f800000, 0x1000,
  651. sh7750_io_memory, 0x1f800000);
  652. cpu_register_physical_memory_offset(0xff800000, 0x1000,
  653. sh7750_io_memory, 0x1f800000);
  654. cpu_register_physical_memory_offset(0x1fc00000, 0x1000,
  655. sh7750_io_memory, 0x1fc00000);
  656. cpu_register_physical_memory_offset(0xffc00000, 0x1000,
  657. sh7750_io_memory, 0x1fc00000);
  658. sh7750_mm_cache_and_tlb = cpu_register_io_memory(sh7750_mmct_read,
  659. sh7750_mmct_write, s,
  660. DEVICE_NATIVE_ENDIAN);
  661. cpu_register_physical_memory(0xf0000000, 0x08000000,
  662. sh7750_mm_cache_and_tlb);
  663. sh_intc_init(&s->intc, NR_SOURCES,
  664. _INTC_ARRAY(mask_registers),
  665. _INTC_ARRAY(prio_registers));
  666. sh_intc_register_sources(&s->intc,
  667. _INTC_ARRAY(vectors),
  668. _INTC_ARRAY(groups));
  669. cpu->intc_handle = &s->intc;
  670. sh_serial_init(0x1fe00000, 0, s->periph_freq, serial_hds[0],
  671. s->intc.irqs[SCI1_ERI],
  672. s->intc.irqs[SCI1_RXI],
  673. s->intc.irqs[SCI1_TXI],
  674. s->intc.irqs[SCI1_TEI],
  675. NULL);
  676. sh_serial_init(0x1fe80000, SH_SERIAL_FEAT_SCIF,
  677. s->periph_freq, serial_hds[1],
  678. s->intc.irqs[SCIF_ERI],
  679. s->intc.irqs[SCIF_RXI],
  680. s->intc.irqs[SCIF_TXI],
  681. NULL,
  682. s->intc.irqs[SCIF_BRI]);
  683. tmu012_init(0x1fd80000,
  684. TMU012_FEAT_TOCR | TMU012_FEAT_3CHAN | TMU012_FEAT_EXTCLK,
  685. s->periph_freq,
  686. s->intc.irqs[TMU0],
  687. s->intc.irqs[TMU1],
  688. s->intc.irqs[TMU2_TUNI],
  689. s->intc.irqs[TMU2_TICPI]);
  690. if (cpu->id & (SH_CPU_SH7750 | SH_CPU_SH7750S | SH_CPU_SH7751)) {
  691. sh_intc_register_sources(&s->intc,
  692. _INTC_ARRAY(vectors_dma4),
  693. _INTC_ARRAY(groups_dma4));
  694. }
  695. if (cpu->id & (SH_CPU_SH7750R | SH_CPU_SH7751R)) {
  696. sh_intc_register_sources(&s->intc,
  697. _INTC_ARRAY(vectors_dma8),
  698. _INTC_ARRAY(groups_dma8));
  699. }
  700. if (cpu->id & (SH_CPU_SH7750R | SH_CPU_SH7751 | SH_CPU_SH7751R)) {
  701. sh_intc_register_sources(&s->intc,
  702. _INTC_ARRAY(vectors_tmu34),
  703. NULL, 0);
  704. tmu012_init(0x1e100000, 0, s->periph_freq,
  705. s->intc.irqs[TMU3],
  706. s->intc.irqs[TMU4],
  707. NULL, NULL);
  708. }
  709. if (cpu->id & (SH_CPU_SH7751_ALL)) {
  710. sh_intc_register_sources(&s->intc,
  711. _INTC_ARRAY(vectors_pci),
  712. _INTC_ARRAY(groups_pci));
  713. }
  714. if (cpu->id & (SH_CPU_SH7750S | SH_CPU_SH7750R | SH_CPU_SH7751_ALL)) {
  715. sh_intc_register_sources(&s->intc,
  716. _INTC_ARRAY(vectors_irlm),
  717. NULL, 0);
  718. }
  719. sh_intc_register_sources(&s->intc,
  720. _INTC_ARRAY(vectors_irl),
  721. _INTC_ARRAY(groups_irl));
  722. return s;
  723. }
  724. qemu_irq sh7750_irl(SH7750State *s)
  725. {
  726. sh_intc_toggle_source(sh_intc_source(&s->intc, IRL), 1, 0); /* enable */
  727. return qemu_allocate_irqs(sh_intc_set_irl, sh_intc_source(&s->intc, IRL),
  728. 1)[0];
  729. }