sbi.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. /*
  2. * QEMU Sparc SBI interrupt controller emulation
  3. *
  4. * Based on slavio_intctl, copyright (c) 2003-2005 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "sysbus.h"
  25. //#define DEBUG_IRQ
  26. #ifdef DEBUG_IRQ
  27. #define DPRINTF(fmt, ...) \
  28. do { printf("IRQ: " fmt , ## __VA_ARGS__); } while (0)
  29. #else
  30. #define DPRINTF(fmt, ...)
  31. #endif
  32. #define MAX_CPUS 16
  33. #define SBI_NREGS 16
  34. typedef struct SBIState {
  35. SysBusDevice busdev;
  36. uint32_t regs[SBI_NREGS];
  37. uint32_t intreg_pending[MAX_CPUS];
  38. qemu_irq cpu_irqs[MAX_CPUS];
  39. uint32_t pil_out[MAX_CPUS];
  40. } SBIState;
  41. #define SBI_SIZE (SBI_NREGS * 4)
  42. static void sbi_set_irq(void *opaque, int irq, int level)
  43. {
  44. }
  45. static uint32_t sbi_mem_readl(void *opaque, target_phys_addr_t addr)
  46. {
  47. SBIState *s = opaque;
  48. uint32_t saddr, ret;
  49. saddr = addr >> 2;
  50. switch (saddr) {
  51. default:
  52. ret = s->regs[saddr];
  53. break;
  54. }
  55. DPRINTF("read system reg 0x" TARGET_FMT_plx " = %x\n", addr, ret);
  56. return ret;
  57. }
  58. static void sbi_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
  59. {
  60. SBIState *s = opaque;
  61. uint32_t saddr;
  62. saddr = addr >> 2;
  63. DPRINTF("write system reg 0x" TARGET_FMT_plx " = %x\n", addr, val);
  64. switch (saddr) {
  65. default:
  66. s->regs[saddr] = val;
  67. break;
  68. }
  69. }
  70. static CPUReadMemoryFunc * const sbi_mem_read[3] = {
  71. NULL,
  72. NULL,
  73. sbi_mem_readl,
  74. };
  75. static CPUWriteMemoryFunc * const sbi_mem_write[3] = {
  76. NULL,
  77. NULL,
  78. sbi_mem_writel,
  79. };
  80. static const VMStateDescription vmstate_sbi = {
  81. .name ="sbi",
  82. .version_id = 1,
  83. .minimum_version_id = 1,
  84. .minimum_version_id_old = 1,
  85. .fields = (VMStateField []) {
  86. VMSTATE_UINT32_ARRAY(intreg_pending, SBIState, MAX_CPUS),
  87. VMSTATE_END_OF_LIST()
  88. }
  89. };
  90. static void sbi_reset(DeviceState *d)
  91. {
  92. SBIState *s = container_of(d, SBIState, busdev.qdev);
  93. unsigned int i;
  94. for (i = 0; i < MAX_CPUS; i++) {
  95. s->intreg_pending[i] = 0;
  96. }
  97. }
  98. static int sbi_init1(SysBusDevice *dev)
  99. {
  100. SBIState *s = FROM_SYSBUS(SBIState, dev);
  101. int sbi_io_memory;
  102. unsigned int i;
  103. qdev_init_gpio_in(&dev->qdev, sbi_set_irq, 32 + MAX_CPUS);
  104. for (i = 0; i < MAX_CPUS; i++) {
  105. sysbus_init_irq(dev, &s->cpu_irqs[i]);
  106. }
  107. sbi_io_memory = cpu_register_io_memory(sbi_mem_read, sbi_mem_write, s,
  108. DEVICE_NATIVE_ENDIAN);
  109. sysbus_init_mmio(dev, SBI_SIZE, sbi_io_memory);
  110. return 0;
  111. }
  112. static SysBusDeviceInfo sbi_info = {
  113. .init = sbi_init1,
  114. .qdev.name = "sbi",
  115. .qdev.size = sizeof(SBIState),
  116. .qdev.vmsd = &vmstate_sbi,
  117. .qdev.reset = sbi_reset,
  118. };
  119. static void sbi_register_devices(void)
  120. {
  121. sysbus_register_withprop(&sbi_info);
  122. }
  123. device_init(sbi_register_devices)