rtl8139.c 100 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520
  1. /**
  2. * QEMU RTL8139 emulation
  3. *
  4. * Copyright (c) 2006 Igor Kovalenko
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. * Modifications:
  24. * 2006-Jan-28 Mark Malakanov : TSAD and CSCR implementation (for Windows driver)
  25. *
  26. * 2006-Apr-28 Juergen Lock : EEPROM emulation changes for FreeBSD driver
  27. * HW revision ID changes for FreeBSD driver
  28. *
  29. * 2006-Jul-01 Igor Kovalenko : Implemented loopback mode for FreeBSD driver
  30. * Corrected packet transfer reassembly routine for 8139C+ mode
  31. * Rearranged debugging print statements
  32. * Implemented PCI timer interrupt (disabled by default)
  33. * Implemented Tally Counters, increased VM load/save version
  34. * Implemented IP/TCP/UDP checksum task offloading
  35. *
  36. * 2006-Jul-04 Igor Kovalenko : Implemented TCP segmentation offloading
  37. * Fixed MTU=1500 for produced ethernet frames
  38. *
  39. * 2006-Jul-09 Igor Kovalenko : Fixed TCP header length calculation while processing
  40. * segmentation offloading
  41. * Removed slirp.h dependency
  42. * Added rx/tx buffer reset when enabling rx/tx operation
  43. *
  44. * 2010-Feb-04 Frediano Ziglio: Rewrote timer support using QEMU timer only
  45. * when strictly needed (required for for
  46. * Darwin)
  47. * 2011-Mar-22 Benjamin Poirier: Implemented VLAN offloading
  48. */
  49. /* For crc32 */
  50. #include <zlib.h>
  51. #include "hw.h"
  52. #include "pci.h"
  53. #include "dma.h"
  54. #include "qemu-timer.h"
  55. #include "net.h"
  56. #include "loader.h"
  57. #include "sysemu.h"
  58. #include "iov.h"
  59. /* debug RTL8139 card */
  60. //#define DEBUG_RTL8139 1
  61. #define PCI_FREQUENCY 33000000L
  62. /* debug RTL8139 card C+ mode only */
  63. //#define DEBUG_RTL8139CP 1
  64. #define SET_MASKED(input, mask, curr) \
  65. ( ( (input) & ~(mask) ) | ( (curr) & (mask) ) )
  66. /* arg % size for size which is a power of 2 */
  67. #define MOD2(input, size) \
  68. ( ( input ) & ( size - 1 ) )
  69. #define ETHER_ADDR_LEN 6
  70. #define ETHER_TYPE_LEN 2
  71. #define ETH_HLEN (ETHER_ADDR_LEN * 2 + ETHER_TYPE_LEN)
  72. #define ETH_P_IP 0x0800 /* Internet Protocol packet */
  73. #define ETH_P_8021Q 0x8100 /* 802.1Q VLAN Extended Header */
  74. #define ETH_MTU 1500
  75. #define VLAN_TCI_LEN 2
  76. #define VLAN_HLEN (ETHER_TYPE_LEN + VLAN_TCI_LEN)
  77. #if defined (DEBUG_RTL8139)
  78. # define DPRINTF(fmt, ...) \
  79. do { fprintf(stderr, "RTL8139: " fmt, ## __VA_ARGS__); } while (0)
  80. #else
  81. static inline GCC_FMT_ATTR(1, 2) int DPRINTF(const char *fmt, ...)
  82. {
  83. return 0;
  84. }
  85. #endif
  86. /* Symbolic offsets to registers. */
  87. enum RTL8139_registers {
  88. MAC0 = 0, /* Ethernet hardware address. */
  89. MAR0 = 8, /* Multicast filter. */
  90. TxStatus0 = 0x10,/* Transmit status (Four 32bit registers). C mode only */
  91. /* Dump Tally Conter control register(64bit). C+ mode only */
  92. TxAddr0 = 0x20, /* Tx descriptors (also four 32bit). */
  93. RxBuf = 0x30,
  94. ChipCmd = 0x37,
  95. RxBufPtr = 0x38,
  96. RxBufAddr = 0x3A,
  97. IntrMask = 0x3C,
  98. IntrStatus = 0x3E,
  99. TxConfig = 0x40,
  100. RxConfig = 0x44,
  101. Timer = 0x48, /* A general-purpose counter. */
  102. RxMissed = 0x4C, /* 24 bits valid, write clears. */
  103. Cfg9346 = 0x50,
  104. Config0 = 0x51,
  105. Config1 = 0x52,
  106. FlashReg = 0x54,
  107. MediaStatus = 0x58,
  108. Config3 = 0x59,
  109. Config4 = 0x5A, /* absent on RTL-8139A */
  110. HltClk = 0x5B,
  111. MultiIntr = 0x5C,
  112. PCIRevisionID = 0x5E,
  113. TxSummary = 0x60, /* TSAD register. Transmit Status of All Descriptors*/
  114. BasicModeCtrl = 0x62,
  115. BasicModeStatus = 0x64,
  116. NWayAdvert = 0x66,
  117. NWayLPAR = 0x68,
  118. NWayExpansion = 0x6A,
  119. /* Undocumented registers, but required for proper operation. */
  120. FIFOTMS = 0x70, /* FIFO Control and test. */
  121. CSCR = 0x74, /* Chip Status and Configuration Register. */
  122. PARA78 = 0x78,
  123. PARA7c = 0x7c, /* Magic transceiver parameter register. */
  124. Config5 = 0xD8, /* absent on RTL-8139A */
  125. /* C+ mode */
  126. TxPoll = 0xD9, /* Tell chip to check Tx descriptors for work */
  127. RxMaxSize = 0xDA, /* Max size of an Rx packet (8169 only) */
  128. CpCmd = 0xE0, /* C+ Command register (C+ mode only) */
  129. IntrMitigate = 0xE2, /* rx/tx interrupt mitigation control */
  130. RxRingAddrLO = 0xE4, /* 64-bit start addr of Rx ring */
  131. RxRingAddrHI = 0xE8, /* 64-bit start addr of Rx ring */
  132. TxThresh = 0xEC, /* Early Tx threshold */
  133. };
  134. enum ClearBitMasks {
  135. MultiIntrClear = 0xF000,
  136. ChipCmdClear = 0xE2,
  137. Config1Clear = (1<<7)|(1<<6)|(1<<3)|(1<<2)|(1<<1),
  138. };
  139. enum ChipCmdBits {
  140. CmdReset = 0x10,
  141. CmdRxEnb = 0x08,
  142. CmdTxEnb = 0x04,
  143. RxBufEmpty = 0x01,
  144. };
  145. /* C+ mode */
  146. enum CplusCmdBits {
  147. CPlusRxVLAN = 0x0040, /* enable receive VLAN detagging */
  148. CPlusRxChkSum = 0x0020, /* enable receive checksum offloading */
  149. CPlusRxEnb = 0x0002,
  150. CPlusTxEnb = 0x0001,
  151. };
  152. /* Interrupt register bits, using my own meaningful names. */
  153. enum IntrStatusBits {
  154. PCIErr = 0x8000,
  155. PCSTimeout = 0x4000,
  156. RxFIFOOver = 0x40,
  157. RxUnderrun = 0x20,
  158. RxOverflow = 0x10,
  159. TxErr = 0x08,
  160. TxOK = 0x04,
  161. RxErr = 0x02,
  162. RxOK = 0x01,
  163. RxAckBits = RxFIFOOver | RxOverflow | RxOK,
  164. };
  165. enum TxStatusBits {
  166. TxHostOwns = 0x2000,
  167. TxUnderrun = 0x4000,
  168. TxStatOK = 0x8000,
  169. TxOutOfWindow = 0x20000000,
  170. TxAborted = 0x40000000,
  171. TxCarrierLost = 0x80000000,
  172. };
  173. enum RxStatusBits {
  174. RxMulticast = 0x8000,
  175. RxPhysical = 0x4000,
  176. RxBroadcast = 0x2000,
  177. RxBadSymbol = 0x0020,
  178. RxRunt = 0x0010,
  179. RxTooLong = 0x0008,
  180. RxCRCErr = 0x0004,
  181. RxBadAlign = 0x0002,
  182. RxStatusOK = 0x0001,
  183. };
  184. /* Bits in RxConfig. */
  185. enum rx_mode_bits {
  186. AcceptErr = 0x20,
  187. AcceptRunt = 0x10,
  188. AcceptBroadcast = 0x08,
  189. AcceptMulticast = 0x04,
  190. AcceptMyPhys = 0x02,
  191. AcceptAllPhys = 0x01,
  192. };
  193. /* Bits in TxConfig. */
  194. enum tx_config_bits {
  195. /* Interframe Gap Time. Only TxIFG96 doesn't violate IEEE 802.3 */
  196. TxIFGShift = 24,
  197. TxIFG84 = (0 << TxIFGShift), /* 8.4us / 840ns (10 / 100Mbps) */
  198. TxIFG88 = (1 << TxIFGShift), /* 8.8us / 880ns (10 / 100Mbps) */
  199. TxIFG92 = (2 << TxIFGShift), /* 9.2us / 920ns (10 / 100Mbps) */
  200. TxIFG96 = (3 << TxIFGShift), /* 9.6us / 960ns (10 / 100Mbps) */
  201. TxLoopBack = (1 << 18) | (1 << 17), /* enable loopback test mode */
  202. TxCRC = (1 << 16), /* DISABLE appending CRC to end of Tx packets */
  203. TxClearAbt = (1 << 0), /* Clear abort (WO) */
  204. TxDMAShift = 8, /* DMA burst value (0-7) is shifted this many bits */
  205. TxRetryShift = 4, /* TXRR value (0-15) is shifted this many bits */
  206. TxVersionMask = 0x7C800000, /* mask out version bits 30-26, 23 */
  207. };
  208. /* Transmit Status of All Descriptors (TSAD) Register */
  209. enum TSAD_bits {
  210. TSAD_TOK3 = 1<<15, // TOK bit of Descriptor 3
  211. TSAD_TOK2 = 1<<14, // TOK bit of Descriptor 2
  212. TSAD_TOK1 = 1<<13, // TOK bit of Descriptor 1
  213. TSAD_TOK0 = 1<<12, // TOK bit of Descriptor 0
  214. TSAD_TUN3 = 1<<11, // TUN bit of Descriptor 3
  215. TSAD_TUN2 = 1<<10, // TUN bit of Descriptor 2
  216. TSAD_TUN1 = 1<<9, // TUN bit of Descriptor 1
  217. TSAD_TUN0 = 1<<8, // TUN bit of Descriptor 0
  218. TSAD_TABT3 = 1<<07, // TABT bit of Descriptor 3
  219. TSAD_TABT2 = 1<<06, // TABT bit of Descriptor 2
  220. TSAD_TABT1 = 1<<05, // TABT bit of Descriptor 1
  221. TSAD_TABT0 = 1<<04, // TABT bit of Descriptor 0
  222. TSAD_OWN3 = 1<<03, // OWN bit of Descriptor 3
  223. TSAD_OWN2 = 1<<02, // OWN bit of Descriptor 2
  224. TSAD_OWN1 = 1<<01, // OWN bit of Descriptor 1
  225. TSAD_OWN0 = 1<<00, // OWN bit of Descriptor 0
  226. };
  227. /* Bits in Config1 */
  228. enum Config1Bits {
  229. Cfg1_PM_Enable = 0x01,
  230. Cfg1_VPD_Enable = 0x02,
  231. Cfg1_PIO = 0x04,
  232. Cfg1_MMIO = 0x08,
  233. LWAKE = 0x10, /* not on 8139, 8139A */
  234. Cfg1_Driver_Load = 0x20,
  235. Cfg1_LED0 = 0x40,
  236. Cfg1_LED1 = 0x80,
  237. SLEEP = (1 << 1), /* only on 8139, 8139A */
  238. PWRDN = (1 << 0), /* only on 8139, 8139A */
  239. };
  240. /* Bits in Config3 */
  241. enum Config3Bits {
  242. Cfg3_FBtBEn = (1 << 0), /* 1 = Fast Back to Back */
  243. Cfg3_FuncRegEn = (1 << 1), /* 1 = enable CardBus Function registers */
  244. Cfg3_CLKRUN_En = (1 << 2), /* 1 = enable CLKRUN */
  245. Cfg3_CardB_En = (1 << 3), /* 1 = enable CardBus registers */
  246. Cfg3_LinkUp = (1 << 4), /* 1 = wake up on link up */
  247. Cfg3_Magic = (1 << 5), /* 1 = wake up on Magic Packet (tm) */
  248. Cfg3_PARM_En = (1 << 6), /* 0 = software can set twister parameters */
  249. Cfg3_GNTSel = (1 << 7), /* 1 = delay 1 clock from PCI GNT signal */
  250. };
  251. /* Bits in Config4 */
  252. enum Config4Bits {
  253. LWPTN = (1 << 2), /* not on 8139, 8139A */
  254. };
  255. /* Bits in Config5 */
  256. enum Config5Bits {
  257. Cfg5_PME_STS = (1 << 0), /* 1 = PCI reset resets PME_Status */
  258. Cfg5_LANWake = (1 << 1), /* 1 = enable LANWake signal */
  259. Cfg5_LDPS = (1 << 2), /* 0 = save power when link is down */
  260. Cfg5_FIFOAddrPtr = (1 << 3), /* Realtek internal SRAM testing */
  261. Cfg5_UWF = (1 << 4), /* 1 = accept unicast wakeup frame */
  262. Cfg5_MWF = (1 << 5), /* 1 = accept multicast wakeup frame */
  263. Cfg5_BWF = (1 << 6), /* 1 = accept broadcast wakeup frame */
  264. };
  265. enum RxConfigBits {
  266. /* rx fifo threshold */
  267. RxCfgFIFOShift = 13,
  268. RxCfgFIFONone = (7 << RxCfgFIFOShift),
  269. /* Max DMA burst */
  270. RxCfgDMAShift = 8,
  271. RxCfgDMAUnlimited = (7 << RxCfgDMAShift),
  272. /* rx ring buffer length */
  273. RxCfgRcv8K = 0,
  274. RxCfgRcv16K = (1 << 11),
  275. RxCfgRcv32K = (1 << 12),
  276. RxCfgRcv64K = (1 << 11) | (1 << 12),
  277. /* Disable packet wrap at end of Rx buffer. (not possible with 64k) */
  278. RxNoWrap = (1 << 7),
  279. };
  280. /* Twister tuning parameters from RealTek.
  281. Completely undocumented, but required to tune bad links on some boards. */
  282. /*
  283. enum CSCRBits {
  284. CSCR_LinkOKBit = 0x0400,
  285. CSCR_LinkChangeBit = 0x0800,
  286. CSCR_LinkStatusBits = 0x0f000,
  287. CSCR_LinkDownOffCmd = 0x003c0,
  288. CSCR_LinkDownCmd = 0x0f3c0,
  289. */
  290. enum CSCRBits {
  291. CSCR_Testfun = 1<<15, /* 1 = Auto-neg speeds up internal timer, WO, def 0 */
  292. CSCR_LD = 1<<9, /* Active low TPI link disable signal. When low, TPI still transmits link pulses and TPI stays in good link state. def 1*/
  293. CSCR_HEART_BIT = 1<<8, /* 1 = HEART BEAT enable, 0 = HEART BEAT disable. HEART BEAT function is only valid in 10Mbps mode. def 1*/
  294. CSCR_JBEN = 1<<7, /* 1 = enable jabber function. 0 = disable jabber function, def 1*/
  295. CSCR_F_LINK_100 = 1<<6, /* Used to login force good link in 100Mbps for diagnostic purposes. 1 = DISABLE, 0 = ENABLE. def 1*/
  296. CSCR_F_Connect = 1<<5, /* Assertion of this bit forces the disconnect function to be bypassed. def 0*/
  297. CSCR_Con_status = 1<<3, /* This bit indicates the status of the connection. 1 = valid connected link detected; 0 = disconnected link detected. RO def 0*/
  298. CSCR_Con_status_En = 1<<2, /* Assertion of this bit configures LED1 pin to indicate connection status. def 0*/
  299. CSCR_PASS_SCR = 1<<0, /* Bypass Scramble, def 0*/
  300. };
  301. enum Cfg9346Bits {
  302. Cfg9346_Lock = 0x00,
  303. Cfg9346_Unlock = 0xC0,
  304. };
  305. typedef enum {
  306. CH_8139 = 0,
  307. CH_8139_K,
  308. CH_8139A,
  309. CH_8139A_G,
  310. CH_8139B,
  311. CH_8130,
  312. CH_8139C,
  313. CH_8100,
  314. CH_8100B_8139D,
  315. CH_8101,
  316. } chip_t;
  317. enum chip_flags {
  318. HasHltClk = (1 << 0),
  319. HasLWake = (1 << 1),
  320. };
  321. #define HW_REVID(b30, b29, b28, b27, b26, b23, b22) \
  322. (b30<<30 | b29<<29 | b28<<28 | b27<<27 | b26<<26 | b23<<23 | b22<<22)
  323. #define HW_REVID_MASK HW_REVID(1, 1, 1, 1, 1, 1, 1)
  324. #define RTL8139_PCI_REVID_8139 0x10
  325. #define RTL8139_PCI_REVID_8139CPLUS 0x20
  326. #define RTL8139_PCI_REVID RTL8139_PCI_REVID_8139CPLUS
  327. /* Size is 64 * 16bit words */
  328. #define EEPROM_9346_ADDR_BITS 6
  329. #define EEPROM_9346_SIZE (1 << EEPROM_9346_ADDR_BITS)
  330. #define EEPROM_9346_ADDR_MASK (EEPROM_9346_SIZE - 1)
  331. enum Chip9346Operation
  332. {
  333. Chip9346_op_mask = 0xc0, /* 10 zzzzzz */
  334. Chip9346_op_read = 0x80, /* 10 AAAAAA */
  335. Chip9346_op_write = 0x40, /* 01 AAAAAA D(15)..D(0) */
  336. Chip9346_op_ext_mask = 0xf0, /* 11 zzzzzz */
  337. Chip9346_op_write_enable = 0x30, /* 00 11zzzz */
  338. Chip9346_op_write_all = 0x10, /* 00 01zzzz */
  339. Chip9346_op_write_disable = 0x00, /* 00 00zzzz */
  340. };
  341. enum Chip9346Mode
  342. {
  343. Chip9346_none = 0,
  344. Chip9346_enter_command_mode,
  345. Chip9346_read_command,
  346. Chip9346_data_read, /* from output register */
  347. Chip9346_data_write, /* to input register, then to contents at specified address */
  348. Chip9346_data_write_all, /* to input register, then filling contents */
  349. };
  350. typedef struct EEprom9346
  351. {
  352. uint16_t contents[EEPROM_9346_SIZE];
  353. int mode;
  354. uint32_t tick;
  355. uint8_t address;
  356. uint16_t input;
  357. uint16_t output;
  358. uint8_t eecs;
  359. uint8_t eesk;
  360. uint8_t eedi;
  361. uint8_t eedo;
  362. } EEprom9346;
  363. typedef struct RTL8139TallyCounters
  364. {
  365. /* Tally counters */
  366. uint64_t TxOk;
  367. uint64_t RxOk;
  368. uint64_t TxERR;
  369. uint32_t RxERR;
  370. uint16_t MissPkt;
  371. uint16_t FAE;
  372. uint32_t Tx1Col;
  373. uint32_t TxMCol;
  374. uint64_t RxOkPhy;
  375. uint64_t RxOkBrd;
  376. uint32_t RxOkMul;
  377. uint16_t TxAbt;
  378. uint16_t TxUndrn;
  379. } RTL8139TallyCounters;
  380. /* Clears all tally counters */
  381. static void RTL8139TallyCounters_clear(RTL8139TallyCounters* counters);
  382. typedef struct RTL8139State {
  383. PCIDevice dev;
  384. uint8_t phys[8]; /* mac address */
  385. uint8_t mult[8]; /* multicast mask array */
  386. uint32_t TxStatus[4]; /* TxStatus0 in C mode*/ /* also DTCCR[0] and DTCCR[1] in C+ mode */
  387. uint32_t TxAddr[4]; /* TxAddr0 */
  388. uint32_t RxBuf; /* Receive buffer */
  389. uint32_t RxBufferSize;/* internal variable, receive ring buffer size in C mode */
  390. uint32_t RxBufPtr;
  391. uint32_t RxBufAddr;
  392. uint16_t IntrStatus;
  393. uint16_t IntrMask;
  394. uint32_t TxConfig;
  395. uint32_t RxConfig;
  396. uint32_t RxMissed;
  397. uint16_t CSCR;
  398. uint8_t Cfg9346;
  399. uint8_t Config0;
  400. uint8_t Config1;
  401. uint8_t Config3;
  402. uint8_t Config4;
  403. uint8_t Config5;
  404. uint8_t clock_enabled;
  405. uint8_t bChipCmdState;
  406. uint16_t MultiIntr;
  407. uint16_t BasicModeCtrl;
  408. uint16_t BasicModeStatus;
  409. uint16_t NWayAdvert;
  410. uint16_t NWayLPAR;
  411. uint16_t NWayExpansion;
  412. uint16_t CpCmd;
  413. uint8_t TxThresh;
  414. NICState *nic;
  415. NICConf conf;
  416. /* C ring mode */
  417. uint32_t currTxDesc;
  418. /* C+ mode */
  419. uint32_t cplus_enabled;
  420. uint32_t currCPlusRxDesc;
  421. uint32_t currCPlusTxDesc;
  422. uint32_t RxRingAddrLO;
  423. uint32_t RxRingAddrHI;
  424. EEprom9346 eeprom;
  425. uint32_t TCTR;
  426. uint32_t TimerInt;
  427. int64_t TCTR_base;
  428. /* Tally counters */
  429. RTL8139TallyCounters tally_counters;
  430. /* Non-persistent data */
  431. uint8_t *cplus_txbuffer;
  432. int cplus_txbuffer_len;
  433. int cplus_txbuffer_offset;
  434. /* PCI interrupt timer */
  435. QEMUTimer *timer;
  436. int64_t TimerExpire;
  437. MemoryRegion bar_io;
  438. MemoryRegion bar_mem;
  439. /* Support migration to/from old versions */
  440. int rtl8139_mmio_io_addr_dummy;
  441. } RTL8139State;
  442. /* Writes tally counters to memory via DMA */
  443. static void RTL8139TallyCounters_dma_write(RTL8139State *s, dma_addr_t tc_addr);
  444. static void rtl8139_set_next_tctr_time(RTL8139State *s, int64_t current_time);
  445. static void prom9346_decode_command(EEprom9346 *eeprom, uint8_t command)
  446. {
  447. DPRINTF("eeprom command 0x%02x\n", command);
  448. switch (command & Chip9346_op_mask)
  449. {
  450. case Chip9346_op_read:
  451. {
  452. eeprom->address = command & EEPROM_9346_ADDR_MASK;
  453. eeprom->output = eeprom->contents[eeprom->address];
  454. eeprom->eedo = 0;
  455. eeprom->tick = 0;
  456. eeprom->mode = Chip9346_data_read;
  457. DPRINTF("eeprom read from address 0x%02x data=0x%04x\n",
  458. eeprom->address, eeprom->output);
  459. }
  460. break;
  461. case Chip9346_op_write:
  462. {
  463. eeprom->address = command & EEPROM_9346_ADDR_MASK;
  464. eeprom->input = 0;
  465. eeprom->tick = 0;
  466. eeprom->mode = Chip9346_none; /* Chip9346_data_write */
  467. DPRINTF("eeprom begin write to address 0x%02x\n",
  468. eeprom->address);
  469. }
  470. break;
  471. default:
  472. eeprom->mode = Chip9346_none;
  473. switch (command & Chip9346_op_ext_mask)
  474. {
  475. case Chip9346_op_write_enable:
  476. DPRINTF("eeprom write enabled\n");
  477. break;
  478. case Chip9346_op_write_all:
  479. DPRINTF("eeprom begin write all\n");
  480. break;
  481. case Chip9346_op_write_disable:
  482. DPRINTF("eeprom write disabled\n");
  483. break;
  484. }
  485. break;
  486. }
  487. }
  488. static void prom9346_shift_clock(EEprom9346 *eeprom)
  489. {
  490. int bit = eeprom->eedi?1:0;
  491. ++ eeprom->tick;
  492. DPRINTF("eeprom: tick %d eedi=%d eedo=%d\n", eeprom->tick, eeprom->eedi,
  493. eeprom->eedo);
  494. switch (eeprom->mode)
  495. {
  496. case Chip9346_enter_command_mode:
  497. if (bit)
  498. {
  499. eeprom->mode = Chip9346_read_command;
  500. eeprom->tick = 0;
  501. eeprom->input = 0;
  502. DPRINTF("eeprom: +++ synchronized, begin command read\n");
  503. }
  504. break;
  505. case Chip9346_read_command:
  506. eeprom->input = (eeprom->input << 1) | (bit & 1);
  507. if (eeprom->tick == 8)
  508. {
  509. prom9346_decode_command(eeprom, eeprom->input & 0xff);
  510. }
  511. break;
  512. case Chip9346_data_read:
  513. eeprom->eedo = (eeprom->output & 0x8000)?1:0;
  514. eeprom->output <<= 1;
  515. if (eeprom->tick == 16)
  516. {
  517. #if 1
  518. // the FreeBSD drivers (rl and re) don't explicitly toggle
  519. // CS between reads (or does setting Cfg9346 to 0 count too?),
  520. // so we need to enter wait-for-command state here
  521. eeprom->mode = Chip9346_enter_command_mode;
  522. eeprom->input = 0;
  523. eeprom->tick = 0;
  524. DPRINTF("eeprom: +++ end of read, awaiting next command\n");
  525. #else
  526. // original behaviour
  527. ++eeprom->address;
  528. eeprom->address &= EEPROM_9346_ADDR_MASK;
  529. eeprom->output = eeprom->contents[eeprom->address];
  530. eeprom->tick = 0;
  531. DPRINTF("eeprom: +++ read next address 0x%02x data=0x%04x\n",
  532. eeprom->address, eeprom->output);
  533. #endif
  534. }
  535. break;
  536. case Chip9346_data_write:
  537. eeprom->input = (eeprom->input << 1) | (bit & 1);
  538. if (eeprom->tick == 16)
  539. {
  540. DPRINTF("eeprom write to address 0x%02x data=0x%04x\n",
  541. eeprom->address, eeprom->input);
  542. eeprom->contents[eeprom->address] = eeprom->input;
  543. eeprom->mode = Chip9346_none; /* waiting for next command after CS cycle */
  544. eeprom->tick = 0;
  545. eeprom->input = 0;
  546. }
  547. break;
  548. case Chip9346_data_write_all:
  549. eeprom->input = (eeprom->input << 1) | (bit & 1);
  550. if (eeprom->tick == 16)
  551. {
  552. int i;
  553. for (i = 0; i < EEPROM_9346_SIZE; i++)
  554. {
  555. eeprom->contents[i] = eeprom->input;
  556. }
  557. DPRINTF("eeprom filled with data=0x%04x\n", eeprom->input);
  558. eeprom->mode = Chip9346_enter_command_mode;
  559. eeprom->tick = 0;
  560. eeprom->input = 0;
  561. }
  562. break;
  563. default:
  564. break;
  565. }
  566. }
  567. static int prom9346_get_wire(RTL8139State *s)
  568. {
  569. EEprom9346 *eeprom = &s->eeprom;
  570. if (!eeprom->eecs)
  571. return 0;
  572. return eeprom->eedo;
  573. }
  574. /* FIXME: This should be merged into/replaced by eeprom93xx.c. */
  575. static void prom9346_set_wire(RTL8139State *s, int eecs, int eesk, int eedi)
  576. {
  577. EEprom9346 *eeprom = &s->eeprom;
  578. uint8_t old_eecs = eeprom->eecs;
  579. uint8_t old_eesk = eeprom->eesk;
  580. eeprom->eecs = eecs;
  581. eeprom->eesk = eesk;
  582. eeprom->eedi = eedi;
  583. DPRINTF("eeprom: +++ wires CS=%d SK=%d DI=%d DO=%d\n", eeprom->eecs,
  584. eeprom->eesk, eeprom->eedi, eeprom->eedo);
  585. if (!old_eecs && eecs)
  586. {
  587. /* Synchronize start */
  588. eeprom->tick = 0;
  589. eeprom->input = 0;
  590. eeprom->output = 0;
  591. eeprom->mode = Chip9346_enter_command_mode;
  592. DPRINTF("=== eeprom: begin access, enter command mode\n");
  593. }
  594. if (!eecs)
  595. {
  596. DPRINTF("=== eeprom: end access\n");
  597. return;
  598. }
  599. if (!old_eesk && eesk)
  600. {
  601. /* SK front rules */
  602. prom9346_shift_clock(eeprom);
  603. }
  604. }
  605. static void rtl8139_update_irq(RTL8139State *s)
  606. {
  607. int isr;
  608. isr = (s->IntrStatus & s->IntrMask) & 0xffff;
  609. DPRINTF("Set IRQ to %d (%04x %04x)\n", isr ? 1 : 0, s->IntrStatus,
  610. s->IntrMask);
  611. qemu_set_irq(s->dev.irq[0], (isr != 0));
  612. }
  613. #define POLYNOMIAL 0x04c11db6
  614. /* From FreeBSD */
  615. /* XXX: optimize */
  616. static int compute_mcast_idx(const uint8_t *ep)
  617. {
  618. uint32_t crc;
  619. int carry, i, j;
  620. uint8_t b;
  621. crc = 0xffffffff;
  622. for (i = 0; i < 6; i++) {
  623. b = *ep++;
  624. for (j = 0; j < 8; j++) {
  625. carry = ((crc & 0x80000000L) ? 1 : 0) ^ (b & 0x01);
  626. crc <<= 1;
  627. b >>= 1;
  628. if (carry)
  629. crc = ((crc ^ POLYNOMIAL) | carry);
  630. }
  631. }
  632. return (crc >> 26);
  633. }
  634. static int rtl8139_RxWrap(RTL8139State *s)
  635. {
  636. /* wrapping enabled; assume 1.5k more buffer space if size < 65536 */
  637. return (s->RxConfig & (1 << 7));
  638. }
  639. static int rtl8139_receiver_enabled(RTL8139State *s)
  640. {
  641. return s->bChipCmdState & CmdRxEnb;
  642. }
  643. static int rtl8139_transmitter_enabled(RTL8139State *s)
  644. {
  645. return s->bChipCmdState & CmdTxEnb;
  646. }
  647. static int rtl8139_cp_receiver_enabled(RTL8139State *s)
  648. {
  649. return s->CpCmd & CPlusRxEnb;
  650. }
  651. static int rtl8139_cp_transmitter_enabled(RTL8139State *s)
  652. {
  653. return s->CpCmd & CPlusTxEnb;
  654. }
  655. static void rtl8139_write_buffer(RTL8139State *s, const void *buf, int size)
  656. {
  657. if (s->RxBufAddr + size > s->RxBufferSize)
  658. {
  659. int wrapped = MOD2(s->RxBufAddr + size, s->RxBufferSize);
  660. /* write packet data */
  661. if (wrapped && !(s->RxBufferSize < 65536 && rtl8139_RxWrap(s)))
  662. {
  663. DPRINTF(">>> rx packet wrapped in buffer at %d\n", size - wrapped);
  664. if (size > wrapped)
  665. {
  666. pci_dma_write(&s->dev, s->RxBuf + s->RxBufAddr,
  667. buf, size-wrapped);
  668. }
  669. /* reset buffer pointer */
  670. s->RxBufAddr = 0;
  671. pci_dma_write(&s->dev, s->RxBuf + s->RxBufAddr,
  672. buf + (size-wrapped), wrapped);
  673. s->RxBufAddr = wrapped;
  674. return;
  675. }
  676. }
  677. /* non-wrapping path or overwrapping enabled */
  678. pci_dma_write(&s->dev, s->RxBuf + s->RxBufAddr, buf, size);
  679. s->RxBufAddr += size;
  680. }
  681. #define MIN_BUF_SIZE 60
  682. static inline dma_addr_t rtl8139_addr64(uint32_t low, uint32_t high)
  683. {
  684. #if TARGET_PHYS_ADDR_BITS > 32
  685. return low | ((target_phys_addr_t)high << 32);
  686. #else
  687. return low;
  688. #endif
  689. }
  690. static int rtl8139_can_receive(VLANClientState *nc)
  691. {
  692. RTL8139State *s = DO_UPCAST(NICState, nc, nc)->opaque;
  693. int avail;
  694. /* Receive (drop) packets if card is disabled. */
  695. if (!s->clock_enabled)
  696. return 1;
  697. if (!rtl8139_receiver_enabled(s))
  698. return 1;
  699. if (rtl8139_cp_receiver_enabled(s)) {
  700. /* ??? Flow control not implemented in c+ mode.
  701. This is a hack to work around slirp deficiencies anyway. */
  702. return 1;
  703. } else {
  704. avail = MOD2(s->RxBufferSize + s->RxBufPtr - s->RxBufAddr,
  705. s->RxBufferSize);
  706. return (avail == 0 || avail >= 1514);
  707. }
  708. }
  709. static ssize_t rtl8139_do_receive(VLANClientState *nc, const uint8_t *buf, size_t size_, int do_interrupt)
  710. {
  711. RTL8139State *s = DO_UPCAST(NICState, nc, nc)->opaque;
  712. /* size is the length of the buffer passed to the driver */
  713. int size = size_;
  714. const uint8_t *dot1q_buf = NULL;
  715. uint32_t packet_header = 0;
  716. uint8_t buf1[MIN_BUF_SIZE + VLAN_HLEN];
  717. static const uint8_t broadcast_macaddr[6] =
  718. { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  719. DPRINTF(">>> received len=%d\n", size);
  720. /* test if board clock is stopped */
  721. if (!s->clock_enabled)
  722. {
  723. DPRINTF("stopped ==========================\n");
  724. return -1;
  725. }
  726. /* first check if receiver is enabled */
  727. if (!rtl8139_receiver_enabled(s))
  728. {
  729. DPRINTF("receiver disabled ================\n");
  730. return -1;
  731. }
  732. /* XXX: check this */
  733. if (s->RxConfig & AcceptAllPhys) {
  734. /* promiscuous: receive all */
  735. DPRINTF(">>> packet received in promiscuous mode\n");
  736. } else {
  737. if (!memcmp(buf, broadcast_macaddr, 6)) {
  738. /* broadcast address */
  739. if (!(s->RxConfig & AcceptBroadcast))
  740. {
  741. DPRINTF(">>> broadcast packet rejected\n");
  742. /* update tally counter */
  743. ++s->tally_counters.RxERR;
  744. return size;
  745. }
  746. packet_header |= RxBroadcast;
  747. DPRINTF(">>> broadcast packet received\n");
  748. /* update tally counter */
  749. ++s->tally_counters.RxOkBrd;
  750. } else if (buf[0] & 0x01) {
  751. /* multicast */
  752. if (!(s->RxConfig & AcceptMulticast))
  753. {
  754. DPRINTF(">>> multicast packet rejected\n");
  755. /* update tally counter */
  756. ++s->tally_counters.RxERR;
  757. return size;
  758. }
  759. int mcast_idx = compute_mcast_idx(buf);
  760. if (!(s->mult[mcast_idx >> 3] & (1 << (mcast_idx & 7))))
  761. {
  762. DPRINTF(">>> multicast address mismatch\n");
  763. /* update tally counter */
  764. ++s->tally_counters.RxERR;
  765. return size;
  766. }
  767. packet_header |= RxMulticast;
  768. DPRINTF(">>> multicast packet received\n");
  769. /* update tally counter */
  770. ++s->tally_counters.RxOkMul;
  771. } else if (s->phys[0] == buf[0] &&
  772. s->phys[1] == buf[1] &&
  773. s->phys[2] == buf[2] &&
  774. s->phys[3] == buf[3] &&
  775. s->phys[4] == buf[4] &&
  776. s->phys[5] == buf[5]) {
  777. /* match */
  778. if (!(s->RxConfig & AcceptMyPhys))
  779. {
  780. DPRINTF(">>> rejecting physical address matching packet\n");
  781. /* update tally counter */
  782. ++s->tally_counters.RxERR;
  783. return size;
  784. }
  785. packet_header |= RxPhysical;
  786. DPRINTF(">>> physical address matching packet received\n");
  787. /* update tally counter */
  788. ++s->tally_counters.RxOkPhy;
  789. } else {
  790. DPRINTF(">>> unknown packet\n");
  791. /* update tally counter */
  792. ++s->tally_counters.RxERR;
  793. return size;
  794. }
  795. }
  796. /* if too small buffer, then expand it
  797. * Include some tailroom in case a vlan tag is later removed. */
  798. if (size < MIN_BUF_SIZE + VLAN_HLEN) {
  799. memcpy(buf1, buf, size);
  800. memset(buf1 + size, 0, MIN_BUF_SIZE + VLAN_HLEN - size);
  801. buf = buf1;
  802. if (size < MIN_BUF_SIZE) {
  803. size = MIN_BUF_SIZE;
  804. }
  805. }
  806. if (rtl8139_cp_receiver_enabled(s))
  807. {
  808. DPRINTF("in C+ Rx mode ================\n");
  809. /* begin C+ receiver mode */
  810. /* w0 ownership flag */
  811. #define CP_RX_OWN (1<<31)
  812. /* w0 end of ring flag */
  813. #define CP_RX_EOR (1<<30)
  814. /* w0 bits 0...12 : buffer size */
  815. #define CP_RX_BUFFER_SIZE_MASK ((1<<13) - 1)
  816. /* w1 tag available flag */
  817. #define CP_RX_TAVA (1<<16)
  818. /* w1 bits 0...15 : VLAN tag */
  819. #define CP_RX_VLAN_TAG_MASK ((1<<16) - 1)
  820. /* w2 low 32bit of Rx buffer ptr */
  821. /* w3 high 32bit of Rx buffer ptr */
  822. int descriptor = s->currCPlusRxDesc;
  823. dma_addr_t cplus_rx_ring_desc;
  824. cplus_rx_ring_desc = rtl8139_addr64(s->RxRingAddrLO, s->RxRingAddrHI);
  825. cplus_rx_ring_desc += 16 * descriptor;
  826. DPRINTF("+++ C+ mode reading RX descriptor %d from host memory at "
  827. "%08x %08x = "DMA_ADDR_FMT"\n", descriptor, s->RxRingAddrHI,
  828. s->RxRingAddrLO, cplus_rx_ring_desc);
  829. uint32_t val, rxdw0,rxdw1,rxbufLO,rxbufHI;
  830. pci_dma_read(&s->dev, cplus_rx_ring_desc, (uint8_t *)&val, 4);
  831. rxdw0 = le32_to_cpu(val);
  832. pci_dma_read(&s->dev, cplus_rx_ring_desc+4, (uint8_t *)&val, 4);
  833. rxdw1 = le32_to_cpu(val);
  834. pci_dma_read(&s->dev, cplus_rx_ring_desc+8, (uint8_t *)&val, 4);
  835. rxbufLO = le32_to_cpu(val);
  836. pci_dma_read(&s->dev, cplus_rx_ring_desc+12, (uint8_t *)&val, 4);
  837. rxbufHI = le32_to_cpu(val);
  838. DPRINTF("+++ C+ mode RX descriptor %d %08x %08x %08x %08x\n",
  839. descriptor, rxdw0, rxdw1, rxbufLO, rxbufHI);
  840. if (!(rxdw0 & CP_RX_OWN))
  841. {
  842. DPRINTF("C+ Rx mode : descriptor %d is owned by host\n",
  843. descriptor);
  844. s->IntrStatus |= RxOverflow;
  845. ++s->RxMissed;
  846. /* update tally counter */
  847. ++s->tally_counters.RxERR;
  848. ++s->tally_counters.MissPkt;
  849. rtl8139_update_irq(s);
  850. return size_;
  851. }
  852. uint32_t rx_space = rxdw0 & CP_RX_BUFFER_SIZE_MASK;
  853. /* write VLAN info to descriptor variables. */
  854. if (s->CpCmd & CPlusRxVLAN && be16_to_cpup((uint16_t *)
  855. &buf[ETHER_ADDR_LEN * 2]) == ETH_P_8021Q) {
  856. dot1q_buf = &buf[ETHER_ADDR_LEN * 2];
  857. size -= VLAN_HLEN;
  858. /* if too small buffer, use the tailroom added duing expansion */
  859. if (size < MIN_BUF_SIZE) {
  860. size = MIN_BUF_SIZE;
  861. }
  862. rxdw1 &= ~CP_RX_VLAN_TAG_MASK;
  863. /* BE + ~le_to_cpu()~ + cpu_to_le() = BE */
  864. rxdw1 |= CP_RX_TAVA | le16_to_cpup((uint16_t *)
  865. &dot1q_buf[ETHER_TYPE_LEN]);
  866. DPRINTF("C+ Rx mode : extracted vlan tag with tci: ""%u\n",
  867. be16_to_cpup((uint16_t *)&dot1q_buf[ETHER_TYPE_LEN]));
  868. } else {
  869. /* reset VLAN tag flag */
  870. rxdw1 &= ~CP_RX_TAVA;
  871. }
  872. /* TODO: scatter the packet over available receive ring descriptors space */
  873. if (size+4 > rx_space)
  874. {
  875. DPRINTF("C+ Rx mode : descriptor %d size %d received %d + 4\n",
  876. descriptor, rx_space, size);
  877. s->IntrStatus |= RxOverflow;
  878. ++s->RxMissed;
  879. /* update tally counter */
  880. ++s->tally_counters.RxERR;
  881. ++s->tally_counters.MissPkt;
  882. rtl8139_update_irq(s);
  883. return size_;
  884. }
  885. dma_addr_t rx_addr = rtl8139_addr64(rxbufLO, rxbufHI);
  886. /* receive/copy to target memory */
  887. if (dot1q_buf) {
  888. pci_dma_write(&s->dev, rx_addr, buf, 2 * ETHER_ADDR_LEN);
  889. pci_dma_write(&s->dev, rx_addr + 2 * ETHER_ADDR_LEN,
  890. buf + 2 * ETHER_ADDR_LEN + VLAN_HLEN,
  891. size - 2 * ETHER_ADDR_LEN);
  892. } else {
  893. pci_dma_write(&s->dev, rx_addr, buf, size);
  894. }
  895. if (s->CpCmd & CPlusRxChkSum)
  896. {
  897. /* do some packet checksumming */
  898. }
  899. /* write checksum */
  900. val = cpu_to_le32(crc32(0, buf, size_));
  901. pci_dma_write(&s->dev, rx_addr+size, (uint8_t *)&val, 4);
  902. /* first segment of received packet flag */
  903. #define CP_RX_STATUS_FS (1<<29)
  904. /* last segment of received packet flag */
  905. #define CP_RX_STATUS_LS (1<<28)
  906. /* multicast packet flag */
  907. #define CP_RX_STATUS_MAR (1<<26)
  908. /* physical-matching packet flag */
  909. #define CP_RX_STATUS_PAM (1<<25)
  910. /* broadcast packet flag */
  911. #define CP_RX_STATUS_BAR (1<<24)
  912. /* runt packet flag */
  913. #define CP_RX_STATUS_RUNT (1<<19)
  914. /* crc error flag */
  915. #define CP_RX_STATUS_CRC (1<<18)
  916. /* IP checksum error flag */
  917. #define CP_RX_STATUS_IPF (1<<15)
  918. /* UDP checksum error flag */
  919. #define CP_RX_STATUS_UDPF (1<<14)
  920. /* TCP checksum error flag */
  921. #define CP_RX_STATUS_TCPF (1<<13)
  922. /* transfer ownership to target */
  923. rxdw0 &= ~CP_RX_OWN;
  924. /* set first segment bit */
  925. rxdw0 |= CP_RX_STATUS_FS;
  926. /* set last segment bit */
  927. rxdw0 |= CP_RX_STATUS_LS;
  928. /* set received packet type flags */
  929. if (packet_header & RxBroadcast)
  930. rxdw0 |= CP_RX_STATUS_BAR;
  931. if (packet_header & RxMulticast)
  932. rxdw0 |= CP_RX_STATUS_MAR;
  933. if (packet_header & RxPhysical)
  934. rxdw0 |= CP_RX_STATUS_PAM;
  935. /* set received size */
  936. rxdw0 &= ~CP_RX_BUFFER_SIZE_MASK;
  937. rxdw0 |= (size+4);
  938. /* update ring data */
  939. val = cpu_to_le32(rxdw0);
  940. pci_dma_write(&s->dev, cplus_rx_ring_desc, (uint8_t *)&val, 4);
  941. val = cpu_to_le32(rxdw1);
  942. pci_dma_write(&s->dev, cplus_rx_ring_desc+4, (uint8_t *)&val, 4);
  943. /* update tally counter */
  944. ++s->tally_counters.RxOk;
  945. /* seek to next Rx descriptor */
  946. if (rxdw0 & CP_RX_EOR)
  947. {
  948. s->currCPlusRxDesc = 0;
  949. }
  950. else
  951. {
  952. ++s->currCPlusRxDesc;
  953. }
  954. DPRINTF("done C+ Rx mode ----------------\n");
  955. }
  956. else
  957. {
  958. DPRINTF("in ring Rx mode ================\n");
  959. /* begin ring receiver mode */
  960. int avail = MOD2(s->RxBufferSize + s->RxBufPtr - s->RxBufAddr, s->RxBufferSize);
  961. /* if receiver buffer is empty then avail == 0 */
  962. if (avail != 0 && size + 8 >= avail)
  963. {
  964. DPRINTF("rx overflow: rx buffer length %d head 0x%04x "
  965. "read 0x%04x === available 0x%04x need 0x%04x\n",
  966. s->RxBufferSize, s->RxBufAddr, s->RxBufPtr, avail, size + 8);
  967. s->IntrStatus |= RxOverflow;
  968. ++s->RxMissed;
  969. rtl8139_update_irq(s);
  970. return size_;
  971. }
  972. packet_header |= RxStatusOK;
  973. packet_header |= (((size+4) << 16) & 0xffff0000);
  974. /* write header */
  975. uint32_t val = cpu_to_le32(packet_header);
  976. rtl8139_write_buffer(s, (uint8_t *)&val, 4);
  977. rtl8139_write_buffer(s, buf, size);
  978. /* write checksum */
  979. val = cpu_to_le32(crc32(0, buf, size));
  980. rtl8139_write_buffer(s, (uint8_t *)&val, 4);
  981. /* correct buffer write pointer */
  982. s->RxBufAddr = MOD2((s->RxBufAddr + 3) & ~0x3, s->RxBufferSize);
  983. /* now we can signal we have received something */
  984. DPRINTF("received: rx buffer length %d head 0x%04x read 0x%04x\n",
  985. s->RxBufferSize, s->RxBufAddr, s->RxBufPtr);
  986. }
  987. s->IntrStatus |= RxOK;
  988. if (do_interrupt)
  989. {
  990. rtl8139_update_irq(s);
  991. }
  992. return size_;
  993. }
  994. static ssize_t rtl8139_receive(VLANClientState *nc, const uint8_t *buf, size_t size)
  995. {
  996. return rtl8139_do_receive(nc, buf, size, 1);
  997. }
  998. static void rtl8139_reset_rxring(RTL8139State *s, uint32_t bufferSize)
  999. {
  1000. s->RxBufferSize = bufferSize;
  1001. s->RxBufPtr = 0;
  1002. s->RxBufAddr = 0;
  1003. }
  1004. static void rtl8139_reset(DeviceState *d)
  1005. {
  1006. RTL8139State *s = container_of(d, RTL8139State, dev.qdev);
  1007. int i;
  1008. /* restore MAC address */
  1009. memcpy(s->phys, s->conf.macaddr.a, 6);
  1010. /* reset interrupt mask */
  1011. s->IntrStatus = 0;
  1012. s->IntrMask = 0;
  1013. rtl8139_update_irq(s);
  1014. /* mark all status registers as owned by host */
  1015. for (i = 0; i < 4; ++i)
  1016. {
  1017. s->TxStatus[i] = TxHostOwns;
  1018. }
  1019. s->currTxDesc = 0;
  1020. s->currCPlusRxDesc = 0;
  1021. s->currCPlusTxDesc = 0;
  1022. s->RxRingAddrLO = 0;
  1023. s->RxRingAddrHI = 0;
  1024. s->RxBuf = 0;
  1025. rtl8139_reset_rxring(s, 8192);
  1026. /* ACK the reset */
  1027. s->TxConfig = 0;
  1028. #if 0
  1029. // s->TxConfig |= HW_REVID(1, 0, 0, 0, 0, 0, 0); // RTL-8139 HasHltClk
  1030. s->clock_enabled = 0;
  1031. #else
  1032. s->TxConfig |= HW_REVID(1, 1, 1, 0, 1, 1, 0); // RTL-8139C+ HasLWake
  1033. s->clock_enabled = 1;
  1034. #endif
  1035. s->bChipCmdState = CmdReset; /* RxBufEmpty bit is calculated on read from ChipCmd */;
  1036. /* set initial state data */
  1037. s->Config0 = 0x0; /* No boot ROM */
  1038. s->Config1 = 0xC; /* IO mapped and MEM mapped registers available */
  1039. s->Config3 = 0x1; /* fast back-to-back compatible */
  1040. s->Config5 = 0x0;
  1041. s->CSCR = CSCR_F_LINK_100 | CSCR_HEART_BIT | CSCR_LD;
  1042. s->CpCmd = 0x0; /* reset C+ mode */
  1043. s->cplus_enabled = 0;
  1044. // s->BasicModeCtrl = 0x3100; // 100Mbps, full duplex, autonegotiation
  1045. // s->BasicModeCtrl = 0x2100; // 100Mbps, full duplex
  1046. s->BasicModeCtrl = 0x1000; // autonegotiation
  1047. s->BasicModeStatus = 0x7809;
  1048. //s->BasicModeStatus |= 0x0040; /* UTP medium */
  1049. s->BasicModeStatus |= 0x0020; /* autonegotiation completed */
  1050. s->BasicModeStatus |= 0x0004; /* link is up */
  1051. s->NWayAdvert = 0x05e1; /* all modes, full duplex */
  1052. s->NWayLPAR = 0x05e1; /* all modes, full duplex */
  1053. s->NWayExpansion = 0x0001; /* autonegotiation supported */
  1054. /* also reset timer and disable timer interrupt */
  1055. s->TCTR = 0;
  1056. s->TimerInt = 0;
  1057. s->TCTR_base = 0;
  1058. /* reset tally counters */
  1059. RTL8139TallyCounters_clear(&s->tally_counters);
  1060. }
  1061. static void RTL8139TallyCounters_clear(RTL8139TallyCounters* counters)
  1062. {
  1063. counters->TxOk = 0;
  1064. counters->RxOk = 0;
  1065. counters->TxERR = 0;
  1066. counters->RxERR = 0;
  1067. counters->MissPkt = 0;
  1068. counters->FAE = 0;
  1069. counters->Tx1Col = 0;
  1070. counters->TxMCol = 0;
  1071. counters->RxOkPhy = 0;
  1072. counters->RxOkBrd = 0;
  1073. counters->RxOkMul = 0;
  1074. counters->TxAbt = 0;
  1075. counters->TxUndrn = 0;
  1076. }
  1077. static void RTL8139TallyCounters_dma_write(RTL8139State *s, dma_addr_t tc_addr)
  1078. {
  1079. RTL8139TallyCounters *tally_counters = &s->tally_counters;
  1080. uint16_t val16;
  1081. uint32_t val32;
  1082. uint64_t val64;
  1083. val64 = cpu_to_le64(tally_counters->TxOk);
  1084. pci_dma_write(&s->dev, tc_addr + 0, (uint8_t *)&val64, 8);
  1085. val64 = cpu_to_le64(tally_counters->RxOk);
  1086. pci_dma_write(&s->dev, tc_addr + 8, (uint8_t *)&val64, 8);
  1087. val64 = cpu_to_le64(tally_counters->TxERR);
  1088. pci_dma_write(&s->dev, tc_addr + 16, (uint8_t *)&val64, 8);
  1089. val32 = cpu_to_le32(tally_counters->RxERR);
  1090. pci_dma_write(&s->dev, tc_addr + 24, (uint8_t *)&val32, 4);
  1091. val16 = cpu_to_le16(tally_counters->MissPkt);
  1092. pci_dma_write(&s->dev, tc_addr + 28, (uint8_t *)&val16, 2);
  1093. val16 = cpu_to_le16(tally_counters->FAE);
  1094. pci_dma_write(&s->dev, tc_addr + 30, (uint8_t *)&val16, 2);
  1095. val32 = cpu_to_le32(tally_counters->Tx1Col);
  1096. pci_dma_write(&s->dev, tc_addr + 32, (uint8_t *)&val32, 4);
  1097. val32 = cpu_to_le32(tally_counters->TxMCol);
  1098. pci_dma_write(&s->dev, tc_addr + 36, (uint8_t *)&val32, 4);
  1099. val64 = cpu_to_le64(tally_counters->RxOkPhy);
  1100. pci_dma_write(&s->dev, tc_addr + 40, (uint8_t *)&val64, 8);
  1101. val64 = cpu_to_le64(tally_counters->RxOkBrd);
  1102. pci_dma_write(&s->dev, tc_addr + 48, (uint8_t *)&val64, 8);
  1103. val32 = cpu_to_le32(tally_counters->RxOkMul);
  1104. pci_dma_write(&s->dev, tc_addr + 56, (uint8_t *)&val32, 4);
  1105. val16 = cpu_to_le16(tally_counters->TxAbt);
  1106. pci_dma_write(&s->dev, tc_addr + 60, (uint8_t *)&val16, 2);
  1107. val16 = cpu_to_le16(tally_counters->TxUndrn);
  1108. pci_dma_write(&s->dev, tc_addr + 62, (uint8_t *)&val16, 2);
  1109. }
  1110. /* Loads values of tally counters from VM state file */
  1111. static const VMStateDescription vmstate_tally_counters = {
  1112. .name = "tally_counters",
  1113. .version_id = 1,
  1114. .minimum_version_id = 1,
  1115. .minimum_version_id_old = 1,
  1116. .fields = (VMStateField []) {
  1117. VMSTATE_UINT64(TxOk, RTL8139TallyCounters),
  1118. VMSTATE_UINT64(RxOk, RTL8139TallyCounters),
  1119. VMSTATE_UINT64(TxERR, RTL8139TallyCounters),
  1120. VMSTATE_UINT32(RxERR, RTL8139TallyCounters),
  1121. VMSTATE_UINT16(MissPkt, RTL8139TallyCounters),
  1122. VMSTATE_UINT16(FAE, RTL8139TallyCounters),
  1123. VMSTATE_UINT32(Tx1Col, RTL8139TallyCounters),
  1124. VMSTATE_UINT32(TxMCol, RTL8139TallyCounters),
  1125. VMSTATE_UINT64(RxOkPhy, RTL8139TallyCounters),
  1126. VMSTATE_UINT64(RxOkBrd, RTL8139TallyCounters),
  1127. VMSTATE_UINT16(TxAbt, RTL8139TallyCounters),
  1128. VMSTATE_UINT16(TxUndrn, RTL8139TallyCounters),
  1129. VMSTATE_END_OF_LIST()
  1130. }
  1131. };
  1132. static void rtl8139_ChipCmd_write(RTL8139State *s, uint32_t val)
  1133. {
  1134. val &= 0xff;
  1135. DPRINTF("ChipCmd write val=0x%08x\n", val);
  1136. if (val & CmdReset)
  1137. {
  1138. DPRINTF("ChipCmd reset\n");
  1139. rtl8139_reset(&s->dev.qdev);
  1140. }
  1141. if (val & CmdRxEnb)
  1142. {
  1143. DPRINTF("ChipCmd enable receiver\n");
  1144. s->currCPlusRxDesc = 0;
  1145. }
  1146. if (val & CmdTxEnb)
  1147. {
  1148. DPRINTF("ChipCmd enable transmitter\n");
  1149. s->currCPlusTxDesc = 0;
  1150. }
  1151. /* mask unwritable bits */
  1152. val = SET_MASKED(val, 0xe3, s->bChipCmdState);
  1153. /* Deassert reset pin before next read */
  1154. val &= ~CmdReset;
  1155. s->bChipCmdState = val;
  1156. }
  1157. static int rtl8139_RxBufferEmpty(RTL8139State *s)
  1158. {
  1159. int unread = MOD2(s->RxBufferSize + s->RxBufAddr - s->RxBufPtr, s->RxBufferSize);
  1160. if (unread != 0)
  1161. {
  1162. DPRINTF("receiver buffer data available 0x%04x\n", unread);
  1163. return 0;
  1164. }
  1165. DPRINTF("receiver buffer is empty\n");
  1166. return 1;
  1167. }
  1168. static uint32_t rtl8139_ChipCmd_read(RTL8139State *s)
  1169. {
  1170. uint32_t ret = s->bChipCmdState;
  1171. if (rtl8139_RxBufferEmpty(s))
  1172. ret |= RxBufEmpty;
  1173. DPRINTF("ChipCmd read val=0x%04x\n", ret);
  1174. return ret;
  1175. }
  1176. static void rtl8139_CpCmd_write(RTL8139State *s, uint32_t val)
  1177. {
  1178. val &= 0xffff;
  1179. DPRINTF("C+ command register write(w) val=0x%04x\n", val);
  1180. s->cplus_enabled = 1;
  1181. /* mask unwritable bits */
  1182. val = SET_MASKED(val, 0xff84, s->CpCmd);
  1183. s->CpCmd = val;
  1184. }
  1185. static uint32_t rtl8139_CpCmd_read(RTL8139State *s)
  1186. {
  1187. uint32_t ret = s->CpCmd;
  1188. DPRINTF("C+ command register read(w) val=0x%04x\n", ret);
  1189. return ret;
  1190. }
  1191. static void rtl8139_IntrMitigate_write(RTL8139State *s, uint32_t val)
  1192. {
  1193. DPRINTF("C+ IntrMitigate register write(w) val=0x%04x\n", val);
  1194. }
  1195. static uint32_t rtl8139_IntrMitigate_read(RTL8139State *s)
  1196. {
  1197. uint32_t ret = 0;
  1198. DPRINTF("C+ IntrMitigate register read(w) val=0x%04x\n", ret);
  1199. return ret;
  1200. }
  1201. static int rtl8139_config_writable(RTL8139State *s)
  1202. {
  1203. if (s->Cfg9346 & Cfg9346_Unlock)
  1204. {
  1205. return 1;
  1206. }
  1207. DPRINTF("Configuration registers are write-protected\n");
  1208. return 0;
  1209. }
  1210. static void rtl8139_BasicModeCtrl_write(RTL8139State *s, uint32_t val)
  1211. {
  1212. val &= 0xffff;
  1213. DPRINTF("BasicModeCtrl register write(w) val=0x%04x\n", val);
  1214. /* mask unwritable bits */
  1215. uint32_t mask = 0x4cff;
  1216. if (1 || !rtl8139_config_writable(s))
  1217. {
  1218. /* Speed setting and autonegotiation enable bits are read-only */
  1219. mask |= 0x3000;
  1220. /* Duplex mode setting is read-only */
  1221. mask |= 0x0100;
  1222. }
  1223. val = SET_MASKED(val, mask, s->BasicModeCtrl);
  1224. s->BasicModeCtrl = val;
  1225. }
  1226. static uint32_t rtl8139_BasicModeCtrl_read(RTL8139State *s)
  1227. {
  1228. uint32_t ret = s->BasicModeCtrl;
  1229. DPRINTF("BasicModeCtrl register read(w) val=0x%04x\n", ret);
  1230. return ret;
  1231. }
  1232. static void rtl8139_BasicModeStatus_write(RTL8139State *s, uint32_t val)
  1233. {
  1234. val &= 0xffff;
  1235. DPRINTF("BasicModeStatus register write(w) val=0x%04x\n", val);
  1236. /* mask unwritable bits */
  1237. val = SET_MASKED(val, 0xff3f, s->BasicModeStatus);
  1238. s->BasicModeStatus = val;
  1239. }
  1240. static uint32_t rtl8139_BasicModeStatus_read(RTL8139State *s)
  1241. {
  1242. uint32_t ret = s->BasicModeStatus;
  1243. DPRINTF("BasicModeStatus register read(w) val=0x%04x\n", ret);
  1244. return ret;
  1245. }
  1246. static void rtl8139_Cfg9346_write(RTL8139State *s, uint32_t val)
  1247. {
  1248. val &= 0xff;
  1249. DPRINTF("Cfg9346 write val=0x%02x\n", val);
  1250. /* mask unwritable bits */
  1251. val = SET_MASKED(val, 0x31, s->Cfg9346);
  1252. uint32_t opmode = val & 0xc0;
  1253. uint32_t eeprom_val = val & 0xf;
  1254. if (opmode == 0x80) {
  1255. /* eeprom access */
  1256. int eecs = (eeprom_val & 0x08)?1:0;
  1257. int eesk = (eeprom_val & 0x04)?1:0;
  1258. int eedi = (eeprom_val & 0x02)?1:0;
  1259. prom9346_set_wire(s, eecs, eesk, eedi);
  1260. } else if (opmode == 0x40) {
  1261. /* Reset. */
  1262. val = 0;
  1263. rtl8139_reset(&s->dev.qdev);
  1264. }
  1265. s->Cfg9346 = val;
  1266. }
  1267. static uint32_t rtl8139_Cfg9346_read(RTL8139State *s)
  1268. {
  1269. uint32_t ret = s->Cfg9346;
  1270. uint32_t opmode = ret & 0xc0;
  1271. if (opmode == 0x80)
  1272. {
  1273. /* eeprom access */
  1274. int eedo = prom9346_get_wire(s);
  1275. if (eedo)
  1276. {
  1277. ret |= 0x01;
  1278. }
  1279. else
  1280. {
  1281. ret &= ~0x01;
  1282. }
  1283. }
  1284. DPRINTF("Cfg9346 read val=0x%02x\n", ret);
  1285. return ret;
  1286. }
  1287. static void rtl8139_Config0_write(RTL8139State *s, uint32_t val)
  1288. {
  1289. val &= 0xff;
  1290. DPRINTF("Config0 write val=0x%02x\n", val);
  1291. if (!rtl8139_config_writable(s)) {
  1292. return;
  1293. }
  1294. /* mask unwritable bits */
  1295. val = SET_MASKED(val, 0xf8, s->Config0);
  1296. s->Config0 = val;
  1297. }
  1298. static uint32_t rtl8139_Config0_read(RTL8139State *s)
  1299. {
  1300. uint32_t ret = s->Config0;
  1301. DPRINTF("Config0 read val=0x%02x\n", ret);
  1302. return ret;
  1303. }
  1304. static void rtl8139_Config1_write(RTL8139State *s, uint32_t val)
  1305. {
  1306. val &= 0xff;
  1307. DPRINTF("Config1 write val=0x%02x\n", val);
  1308. if (!rtl8139_config_writable(s)) {
  1309. return;
  1310. }
  1311. /* mask unwritable bits */
  1312. val = SET_MASKED(val, 0xC, s->Config1);
  1313. s->Config1 = val;
  1314. }
  1315. static uint32_t rtl8139_Config1_read(RTL8139State *s)
  1316. {
  1317. uint32_t ret = s->Config1;
  1318. DPRINTF("Config1 read val=0x%02x\n", ret);
  1319. return ret;
  1320. }
  1321. static void rtl8139_Config3_write(RTL8139State *s, uint32_t val)
  1322. {
  1323. val &= 0xff;
  1324. DPRINTF("Config3 write val=0x%02x\n", val);
  1325. if (!rtl8139_config_writable(s)) {
  1326. return;
  1327. }
  1328. /* mask unwritable bits */
  1329. val = SET_MASKED(val, 0x8F, s->Config3);
  1330. s->Config3 = val;
  1331. }
  1332. static uint32_t rtl8139_Config3_read(RTL8139State *s)
  1333. {
  1334. uint32_t ret = s->Config3;
  1335. DPRINTF("Config3 read val=0x%02x\n", ret);
  1336. return ret;
  1337. }
  1338. static void rtl8139_Config4_write(RTL8139State *s, uint32_t val)
  1339. {
  1340. val &= 0xff;
  1341. DPRINTF("Config4 write val=0x%02x\n", val);
  1342. if (!rtl8139_config_writable(s)) {
  1343. return;
  1344. }
  1345. /* mask unwritable bits */
  1346. val = SET_MASKED(val, 0x0a, s->Config4);
  1347. s->Config4 = val;
  1348. }
  1349. static uint32_t rtl8139_Config4_read(RTL8139State *s)
  1350. {
  1351. uint32_t ret = s->Config4;
  1352. DPRINTF("Config4 read val=0x%02x\n", ret);
  1353. return ret;
  1354. }
  1355. static void rtl8139_Config5_write(RTL8139State *s, uint32_t val)
  1356. {
  1357. val &= 0xff;
  1358. DPRINTF("Config5 write val=0x%02x\n", val);
  1359. /* mask unwritable bits */
  1360. val = SET_MASKED(val, 0x80, s->Config5);
  1361. s->Config5 = val;
  1362. }
  1363. static uint32_t rtl8139_Config5_read(RTL8139State *s)
  1364. {
  1365. uint32_t ret = s->Config5;
  1366. DPRINTF("Config5 read val=0x%02x\n", ret);
  1367. return ret;
  1368. }
  1369. static void rtl8139_TxConfig_write(RTL8139State *s, uint32_t val)
  1370. {
  1371. if (!rtl8139_transmitter_enabled(s))
  1372. {
  1373. DPRINTF("transmitter disabled; no TxConfig write val=0x%08x\n", val);
  1374. return;
  1375. }
  1376. DPRINTF("TxConfig write val=0x%08x\n", val);
  1377. val = SET_MASKED(val, TxVersionMask | 0x8070f80f, s->TxConfig);
  1378. s->TxConfig = val;
  1379. }
  1380. static void rtl8139_TxConfig_writeb(RTL8139State *s, uint32_t val)
  1381. {
  1382. DPRINTF("RTL8139C TxConfig via write(b) val=0x%02x\n", val);
  1383. uint32_t tc = s->TxConfig;
  1384. tc &= 0xFFFFFF00;
  1385. tc |= (val & 0x000000FF);
  1386. rtl8139_TxConfig_write(s, tc);
  1387. }
  1388. static uint32_t rtl8139_TxConfig_read(RTL8139State *s)
  1389. {
  1390. uint32_t ret = s->TxConfig;
  1391. DPRINTF("TxConfig read val=0x%04x\n", ret);
  1392. return ret;
  1393. }
  1394. static void rtl8139_RxConfig_write(RTL8139State *s, uint32_t val)
  1395. {
  1396. DPRINTF("RxConfig write val=0x%08x\n", val);
  1397. /* mask unwritable bits */
  1398. val = SET_MASKED(val, 0xf0fc0040, s->RxConfig);
  1399. s->RxConfig = val;
  1400. /* reset buffer size and read/write pointers */
  1401. rtl8139_reset_rxring(s, 8192 << ((s->RxConfig >> 11) & 0x3));
  1402. DPRINTF("RxConfig write reset buffer size to %d\n", s->RxBufferSize);
  1403. }
  1404. static uint32_t rtl8139_RxConfig_read(RTL8139State *s)
  1405. {
  1406. uint32_t ret = s->RxConfig;
  1407. DPRINTF("RxConfig read val=0x%08x\n", ret);
  1408. return ret;
  1409. }
  1410. static void rtl8139_transfer_frame(RTL8139State *s, uint8_t *buf, int size,
  1411. int do_interrupt, const uint8_t *dot1q_buf)
  1412. {
  1413. struct iovec *iov = NULL;
  1414. if (!size)
  1415. {
  1416. DPRINTF("+++ empty ethernet frame\n");
  1417. return;
  1418. }
  1419. if (dot1q_buf && size >= ETHER_ADDR_LEN * 2) {
  1420. iov = (struct iovec[3]) {
  1421. { .iov_base = buf, .iov_len = ETHER_ADDR_LEN * 2 },
  1422. { .iov_base = (void *) dot1q_buf, .iov_len = VLAN_HLEN },
  1423. { .iov_base = buf + ETHER_ADDR_LEN * 2,
  1424. .iov_len = size - ETHER_ADDR_LEN * 2 },
  1425. };
  1426. }
  1427. if (TxLoopBack == (s->TxConfig & TxLoopBack))
  1428. {
  1429. size_t buf2_size;
  1430. uint8_t *buf2;
  1431. if (iov) {
  1432. buf2_size = iov_size(iov, 3);
  1433. buf2 = g_malloc(buf2_size);
  1434. iov_to_buf(iov, 3, buf2, 0, buf2_size);
  1435. buf = buf2;
  1436. }
  1437. DPRINTF("+++ transmit loopback mode\n");
  1438. rtl8139_do_receive(&s->nic->nc, buf, size, do_interrupt);
  1439. if (iov) {
  1440. g_free(buf2);
  1441. }
  1442. }
  1443. else
  1444. {
  1445. if (iov) {
  1446. qemu_sendv_packet(&s->nic->nc, iov, 3);
  1447. } else {
  1448. qemu_send_packet(&s->nic->nc, buf, size);
  1449. }
  1450. }
  1451. }
  1452. static int rtl8139_transmit_one(RTL8139State *s, int descriptor)
  1453. {
  1454. if (!rtl8139_transmitter_enabled(s))
  1455. {
  1456. DPRINTF("+++ cannot transmit from descriptor %d: transmitter "
  1457. "disabled\n", descriptor);
  1458. return 0;
  1459. }
  1460. if (s->TxStatus[descriptor] & TxHostOwns)
  1461. {
  1462. DPRINTF("+++ cannot transmit from descriptor %d: owned by host "
  1463. "(%08x)\n", descriptor, s->TxStatus[descriptor]);
  1464. return 0;
  1465. }
  1466. DPRINTF("+++ transmitting from descriptor %d\n", descriptor);
  1467. int txsize = s->TxStatus[descriptor] & 0x1fff;
  1468. uint8_t txbuffer[0x2000];
  1469. DPRINTF("+++ transmit reading %d bytes from host memory at 0x%08x\n",
  1470. txsize, s->TxAddr[descriptor]);
  1471. pci_dma_read(&s->dev, s->TxAddr[descriptor], txbuffer, txsize);
  1472. /* Mark descriptor as transferred */
  1473. s->TxStatus[descriptor] |= TxHostOwns;
  1474. s->TxStatus[descriptor] |= TxStatOK;
  1475. rtl8139_transfer_frame(s, txbuffer, txsize, 0, NULL);
  1476. DPRINTF("+++ transmitted %d bytes from descriptor %d\n", txsize,
  1477. descriptor);
  1478. /* update interrupt */
  1479. s->IntrStatus |= TxOK;
  1480. rtl8139_update_irq(s);
  1481. return 1;
  1482. }
  1483. /* structures and macros for task offloading */
  1484. typedef struct ip_header
  1485. {
  1486. uint8_t ip_ver_len; /* version and header length */
  1487. uint8_t ip_tos; /* type of service */
  1488. uint16_t ip_len; /* total length */
  1489. uint16_t ip_id; /* identification */
  1490. uint16_t ip_off; /* fragment offset field */
  1491. uint8_t ip_ttl; /* time to live */
  1492. uint8_t ip_p; /* protocol */
  1493. uint16_t ip_sum; /* checksum */
  1494. uint32_t ip_src,ip_dst; /* source and dest address */
  1495. } ip_header;
  1496. #define IP_HEADER_VERSION_4 4
  1497. #define IP_HEADER_VERSION(ip) ((ip->ip_ver_len >> 4)&0xf)
  1498. #define IP_HEADER_LENGTH(ip) (((ip->ip_ver_len)&0xf) << 2)
  1499. typedef struct tcp_header
  1500. {
  1501. uint16_t th_sport; /* source port */
  1502. uint16_t th_dport; /* destination port */
  1503. uint32_t th_seq; /* sequence number */
  1504. uint32_t th_ack; /* acknowledgement number */
  1505. uint16_t th_offset_flags; /* data offset, reserved 6 bits, TCP protocol flags */
  1506. uint16_t th_win; /* window */
  1507. uint16_t th_sum; /* checksum */
  1508. uint16_t th_urp; /* urgent pointer */
  1509. } tcp_header;
  1510. typedef struct udp_header
  1511. {
  1512. uint16_t uh_sport; /* source port */
  1513. uint16_t uh_dport; /* destination port */
  1514. uint16_t uh_ulen; /* udp length */
  1515. uint16_t uh_sum; /* udp checksum */
  1516. } udp_header;
  1517. typedef struct ip_pseudo_header
  1518. {
  1519. uint32_t ip_src;
  1520. uint32_t ip_dst;
  1521. uint8_t zeros;
  1522. uint8_t ip_proto;
  1523. uint16_t ip_payload;
  1524. } ip_pseudo_header;
  1525. #define IP_PROTO_TCP 6
  1526. #define IP_PROTO_UDP 17
  1527. #define TCP_HEADER_DATA_OFFSET(tcp) (((be16_to_cpu(tcp->th_offset_flags) >> 12)&0xf) << 2)
  1528. #define TCP_FLAGS_ONLY(flags) ((flags)&0x3f)
  1529. #define TCP_HEADER_FLAGS(tcp) TCP_FLAGS_ONLY(be16_to_cpu(tcp->th_offset_flags))
  1530. #define TCP_HEADER_CLEAR_FLAGS(tcp, off) ((tcp)->th_offset_flags &= cpu_to_be16(~TCP_FLAGS_ONLY(off)))
  1531. #define TCP_FLAG_FIN 0x01
  1532. #define TCP_FLAG_PUSH 0x08
  1533. /* produces ones' complement sum of data */
  1534. static uint16_t ones_complement_sum(uint8_t *data, size_t len)
  1535. {
  1536. uint32_t result = 0;
  1537. for (; len > 1; data+=2, len-=2)
  1538. {
  1539. result += *(uint16_t*)data;
  1540. }
  1541. /* add the remainder byte */
  1542. if (len)
  1543. {
  1544. uint8_t odd[2] = {*data, 0};
  1545. result += *(uint16_t*)odd;
  1546. }
  1547. while (result>>16)
  1548. result = (result & 0xffff) + (result >> 16);
  1549. return result;
  1550. }
  1551. static uint16_t ip_checksum(void *data, size_t len)
  1552. {
  1553. return ~ones_complement_sum((uint8_t*)data, len);
  1554. }
  1555. static int rtl8139_cplus_transmit_one(RTL8139State *s)
  1556. {
  1557. if (!rtl8139_transmitter_enabled(s))
  1558. {
  1559. DPRINTF("+++ C+ mode: transmitter disabled\n");
  1560. return 0;
  1561. }
  1562. if (!rtl8139_cp_transmitter_enabled(s))
  1563. {
  1564. DPRINTF("+++ C+ mode: C+ transmitter disabled\n");
  1565. return 0 ;
  1566. }
  1567. int descriptor = s->currCPlusTxDesc;
  1568. dma_addr_t cplus_tx_ring_desc = rtl8139_addr64(s->TxAddr[0], s->TxAddr[1]);
  1569. /* Normal priority ring */
  1570. cplus_tx_ring_desc += 16 * descriptor;
  1571. DPRINTF("+++ C+ mode reading TX descriptor %d from host memory at "
  1572. "%08x %08x = 0x"DMA_ADDR_FMT"\n", descriptor, s->TxAddr[1],
  1573. s->TxAddr[0], cplus_tx_ring_desc);
  1574. uint32_t val, txdw0,txdw1,txbufLO,txbufHI;
  1575. pci_dma_read(&s->dev, cplus_tx_ring_desc, (uint8_t *)&val, 4);
  1576. txdw0 = le32_to_cpu(val);
  1577. pci_dma_read(&s->dev, cplus_tx_ring_desc+4, (uint8_t *)&val, 4);
  1578. txdw1 = le32_to_cpu(val);
  1579. pci_dma_read(&s->dev, cplus_tx_ring_desc+8, (uint8_t *)&val, 4);
  1580. txbufLO = le32_to_cpu(val);
  1581. pci_dma_read(&s->dev, cplus_tx_ring_desc+12, (uint8_t *)&val, 4);
  1582. txbufHI = le32_to_cpu(val);
  1583. DPRINTF("+++ C+ mode TX descriptor %d %08x %08x %08x %08x\n", descriptor,
  1584. txdw0, txdw1, txbufLO, txbufHI);
  1585. /* w0 ownership flag */
  1586. #define CP_TX_OWN (1<<31)
  1587. /* w0 end of ring flag */
  1588. #define CP_TX_EOR (1<<30)
  1589. /* first segment of received packet flag */
  1590. #define CP_TX_FS (1<<29)
  1591. /* last segment of received packet flag */
  1592. #define CP_TX_LS (1<<28)
  1593. /* large send packet flag */
  1594. #define CP_TX_LGSEN (1<<27)
  1595. /* large send MSS mask, bits 16...25 */
  1596. #define CP_TC_LGSEN_MSS_MASK ((1 << 12) - 1)
  1597. /* IP checksum offload flag */
  1598. #define CP_TX_IPCS (1<<18)
  1599. /* UDP checksum offload flag */
  1600. #define CP_TX_UDPCS (1<<17)
  1601. /* TCP checksum offload flag */
  1602. #define CP_TX_TCPCS (1<<16)
  1603. /* w0 bits 0...15 : buffer size */
  1604. #define CP_TX_BUFFER_SIZE (1<<16)
  1605. #define CP_TX_BUFFER_SIZE_MASK (CP_TX_BUFFER_SIZE - 1)
  1606. /* w1 add tag flag */
  1607. #define CP_TX_TAGC (1<<17)
  1608. /* w1 bits 0...15 : VLAN tag (big endian) */
  1609. #define CP_TX_VLAN_TAG_MASK ((1<<16) - 1)
  1610. /* w2 low 32bit of Rx buffer ptr */
  1611. /* w3 high 32bit of Rx buffer ptr */
  1612. /* set after transmission */
  1613. /* FIFO underrun flag */
  1614. #define CP_TX_STATUS_UNF (1<<25)
  1615. /* transmit error summary flag, valid if set any of three below */
  1616. #define CP_TX_STATUS_TES (1<<23)
  1617. /* out-of-window collision flag */
  1618. #define CP_TX_STATUS_OWC (1<<22)
  1619. /* link failure flag */
  1620. #define CP_TX_STATUS_LNKF (1<<21)
  1621. /* excessive collisions flag */
  1622. #define CP_TX_STATUS_EXC (1<<20)
  1623. if (!(txdw0 & CP_TX_OWN))
  1624. {
  1625. DPRINTF("C+ Tx mode : descriptor %d is owned by host\n", descriptor);
  1626. return 0 ;
  1627. }
  1628. DPRINTF("+++ C+ Tx mode : transmitting from descriptor %d\n", descriptor);
  1629. if (txdw0 & CP_TX_FS)
  1630. {
  1631. DPRINTF("+++ C+ Tx mode : descriptor %d is first segment "
  1632. "descriptor\n", descriptor);
  1633. /* reset internal buffer offset */
  1634. s->cplus_txbuffer_offset = 0;
  1635. }
  1636. int txsize = txdw0 & CP_TX_BUFFER_SIZE_MASK;
  1637. dma_addr_t tx_addr = rtl8139_addr64(txbufLO, txbufHI);
  1638. /* make sure we have enough space to assemble the packet */
  1639. if (!s->cplus_txbuffer)
  1640. {
  1641. s->cplus_txbuffer_len = CP_TX_BUFFER_SIZE;
  1642. s->cplus_txbuffer = g_malloc(s->cplus_txbuffer_len);
  1643. s->cplus_txbuffer_offset = 0;
  1644. DPRINTF("+++ C+ mode transmission buffer allocated space %d\n",
  1645. s->cplus_txbuffer_len);
  1646. }
  1647. while (s->cplus_txbuffer && s->cplus_txbuffer_offset + txsize >= s->cplus_txbuffer_len)
  1648. {
  1649. s->cplus_txbuffer_len += CP_TX_BUFFER_SIZE;
  1650. s->cplus_txbuffer = g_realloc(s->cplus_txbuffer, s->cplus_txbuffer_len);
  1651. DPRINTF("+++ C+ mode transmission buffer space changed to %d\n",
  1652. s->cplus_txbuffer_len);
  1653. }
  1654. if (!s->cplus_txbuffer)
  1655. {
  1656. /* out of memory */
  1657. DPRINTF("+++ C+ mode transmiter failed to reallocate %d bytes\n",
  1658. s->cplus_txbuffer_len);
  1659. /* update tally counter */
  1660. ++s->tally_counters.TxERR;
  1661. ++s->tally_counters.TxAbt;
  1662. return 0;
  1663. }
  1664. /* append more data to the packet */
  1665. DPRINTF("+++ C+ mode transmit reading %d bytes from host memory at "
  1666. DMA_ADDR_FMT" to offset %d\n", txsize, tx_addr,
  1667. s->cplus_txbuffer_offset);
  1668. pci_dma_read(&s->dev, tx_addr,
  1669. s->cplus_txbuffer + s->cplus_txbuffer_offset, txsize);
  1670. s->cplus_txbuffer_offset += txsize;
  1671. /* seek to next Rx descriptor */
  1672. if (txdw0 & CP_TX_EOR)
  1673. {
  1674. s->currCPlusTxDesc = 0;
  1675. }
  1676. else
  1677. {
  1678. ++s->currCPlusTxDesc;
  1679. if (s->currCPlusTxDesc >= 64)
  1680. s->currCPlusTxDesc = 0;
  1681. }
  1682. /* transfer ownership to target */
  1683. txdw0 &= ~CP_RX_OWN;
  1684. /* reset error indicator bits */
  1685. txdw0 &= ~CP_TX_STATUS_UNF;
  1686. txdw0 &= ~CP_TX_STATUS_TES;
  1687. txdw0 &= ~CP_TX_STATUS_OWC;
  1688. txdw0 &= ~CP_TX_STATUS_LNKF;
  1689. txdw0 &= ~CP_TX_STATUS_EXC;
  1690. /* update ring data */
  1691. val = cpu_to_le32(txdw0);
  1692. pci_dma_write(&s->dev, cplus_tx_ring_desc, (uint8_t *)&val, 4);
  1693. /* Now decide if descriptor being processed is holding the last segment of packet */
  1694. if (txdw0 & CP_TX_LS)
  1695. {
  1696. uint8_t dot1q_buffer_space[VLAN_HLEN];
  1697. uint16_t *dot1q_buffer;
  1698. DPRINTF("+++ C+ Tx mode : descriptor %d is last segment descriptor\n",
  1699. descriptor);
  1700. /* can transfer fully assembled packet */
  1701. uint8_t *saved_buffer = s->cplus_txbuffer;
  1702. int saved_size = s->cplus_txbuffer_offset;
  1703. int saved_buffer_len = s->cplus_txbuffer_len;
  1704. /* create vlan tag */
  1705. if (txdw1 & CP_TX_TAGC) {
  1706. /* the vlan tag is in BE byte order in the descriptor
  1707. * BE + le_to_cpu() + ~swap()~ = cpu */
  1708. DPRINTF("+++ C+ Tx mode : inserting vlan tag with ""tci: %u\n",
  1709. bswap16(txdw1 & CP_TX_VLAN_TAG_MASK));
  1710. dot1q_buffer = (uint16_t *) dot1q_buffer_space;
  1711. dot1q_buffer[0] = cpu_to_be16(ETH_P_8021Q);
  1712. /* BE + le_to_cpu() + ~cpu_to_le()~ = BE */
  1713. dot1q_buffer[1] = cpu_to_le16(txdw1 & CP_TX_VLAN_TAG_MASK);
  1714. } else {
  1715. dot1q_buffer = NULL;
  1716. }
  1717. /* reset the card space to protect from recursive call */
  1718. s->cplus_txbuffer = NULL;
  1719. s->cplus_txbuffer_offset = 0;
  1720. s->cplus_txbuffer_len = 0;
  1721. if (txdw0 & (CP_TX_IPCS | CP_TX_UDPCS | CP_TX_TCPCS | CP_TX_LGSEN))
  1722. {
  1723. DPRINTF("+++ C+ mode offloaded task checksum\n");
  1724. /* ip packet header */
  1725. ip_header *ip = NULL;
  1726. int hlen = 0;
  1727. uint8_t ip_protocol = 0;
  1728. uint16_t ip_data_len = 0;
  1729. uint8_t *eth_payload_data = NULL;
  1730. size_t eth_payload_len = 0;
  1731. int proto = be16_to_cpu(*(uint16_t *)(saved_buffer + 12));
  1732. if (proto == ETH_P_IP)
  1733. {
  1734. DPRINTF("+++ C+ mode has IP packet\n");
  1735. /* not aligned */
  1736. eth_payload_data = saved_buffer + ETH_HLEN;
  1737. eth_payload_len = saved_size - ETH_HLEN;
  1738. ip = (ip_header*)eth_payload_data;
  1739. if (IP_HEADER_VERSION(ip) != IP_HEADER_VERSION_4) {
  1740. DPRINTF("+++ C+ mode packet has bad IP version %d "
  1741. "expected %d\n", IP_HEADER_VERSION(ip),
  1742. IP_HEADER_VERSION_4);
  1743. ip = NULL;
  1744. } else {
  1745. hlen = IP_HEADER_LENGTH(ip);
  1746. ip_protocol = ip->ip_p;
  1747. ip_data_len = be16_to_cpu(ip->ip_len) - hlen;
  1748. }
  1749. }
  1750. if (ip)
  1751. {
  1752. if (txdw0 & CP_TX_IPCS)
  1753. {
  1754. DPRINTF("+++ C+ mode need IP checksum\n");
  1755. if (hlen<sizeof(ip_header) || hlen>eth_payload_len) {/* min header length */
  1756. /* bad packet header len */
  1757. /* or packet too short */
  1758. }
  1759. else
  1760. {
  1761. ip->ip_sum = 0;
  1762. ip->ip_sum = ip_checksum(ip, hlen);
  1763. DPRINTF("+++ C+ mode IP header len=%d checksum=%04x\n",
  1764. hlen, ip->ip_sum);
  1765. }
  1766. }
  1767. if ((txdw0 & CP_TX_LGSEN) && ip_protocol == IP_PROTO_TCP)
  1768. {
  1769. int large_send_mss = (txdw0 >> 16) & CP_TC_LGSEN_MSS_MASK;
  1770. DPRINTF("+++ C+ mode offloaded task TSO MTU=%d IP data %d "
  1771. "frame data %d specified MSS=%d\n", ETH_MTU,
  1772. ip_data_len, saved_size - ETH_HLEN, large_send_mss);
  1773. int tcp_send_offset = 0;
  1774. int send_count = 0;
  1775. /* maximum IP header length is 60 bytes */
  1776. uint8_t saved_ip_header[60];
  1777. /* save IP header template; data area is used in tcp checksum calculation */
  1778. memcpy(saved_ip_header, eth_payload_data, hlen);
  1779. /* a placeholder for checksum calculation routine in tcp case */
  1780. uint8_t *data_to_checksum = eth_payload_data + hlen - 12;
  1781. // size_t data_to_checksum_len = eth_payload_len - hlen + 12;
  1782. /* pointer to TCP header */
  1783. tcp_header *p_tcp_hdr = (tcp_header*)(eth_payload_data + hlen);
  1784. int tcp_hlen = TCP_HEADER_DATA_OFFSET(p_tcp_hdr);
  1785. /* ETH_MTU = ip header len + tcp header len + payload */
  1786. int tcp_data_len = ip_data_len - tcp_hlen;
  1787. int tcp_chunk_size = ETH_MTU - hlen - tcp_hlen;
  1788. DPRINTF("+++ C+ mode TSO IP data len %d TCP hlen %d TCP "
  1789. "data len %d TCP chunk size %d\n", ip_data_len,
  1790. tcp_hlen, tcp_data_len, tcp_chunk_size);
  1791. /* note the cycle below overwrites IP header data,
  1792. but restores it from saved_ip_header before sending packet */
  1793. int is_last_frame = 0;
  1794. for (tcp_send_offset = 0; tcp_send_offset < tcp_data_len; tcp_send_offset += tcp_chunk_size)
  1795. {
  1796. uint16_t chunk_size = tcp_chunk_size;
  1797. /* check if this is the last frame */
  1798. if (tcp_send_offset + tcp_chunk_size >= tcp_data_len)
  1799. {
  1800. is_last_frame = 1;
  1801. chunk_size = tcp_data_len - tcp_send_offset;
  1802. }
  1803. DPRINTF("+++ C+ mode TSO TCP seqno %08x\n",
  1804. be32_to_cpu(p_tcp_hdr->th_seq));
  1805. /* add 4 TCP pseudoheader fields */
  1806. /* copy IP source and destination fields */
  1807. memcpy(data_to_checksum, saved_ip_header + 12, 8);
  1808. DPRINTF("+++ C+ mode TSO calculating TCP checksum for "
  1809. "packet with %d bytes data\n", tcp_hlen +
  1810. chunk_size);
  1811. if (tcp_send_offset)
  1812. {
  1813. memcpy((uint8_t*)p_tcp_hdr + tcp_hlen, (uint8_t*)p_tcp_hdr + tcp_hlen + tcp_send_offset, chunk_size);
  1814. }
  1815. /* keep PUSH and FIN flags only for the last frame */
  1816. if (!is_last_frame)
  1817. {
  1818. TCP_HEADER_CLEAR_FLAGS(p_tcp_hdr, TCP_FLAG_PUSH|TCP_FLAG_FIN);
  1819. }
  1820. /* recalculate TCP checksum */
  1821. ip_pseudo_header *p_tcpip_hdr = (ip_pseudo_header *)data_to_checksum;
  1822. p_tcpip_hdr->zeros = 0;
  1823. p_tcpip_hdr->ip_proto = IP_PROTO_TCP;
  1824. p_tcpip_hdr->ip_payload = cpu_to_be16(tcp_hlen + chunk_size);
  1825. p_tcp_hdr->th_sum = 0;
  1826. int tcp_checksum = ip_checksum(data_to_checksum, tcp_hlen + chunk_size + 12);
  1827. DPRINTF("+++ C+ mode TSO TCP checksum %04x\n",
  1828. tcp_checksum);
  1829. p_tcp_hdr->th_sum = tcp_checksum;
  1830. /* restore IP header */
  1831. memcpy(eth_payload_data, saved_ip_header, hlen);
  1832. /* set IP data length and recalculate IP checksum */
  1833. ip->ip_len = cpu_to_be16(hlen + tcp_hlen + chunk_size);
  1834. /* increment IP id for subsequent frames */
  1835. ip->ip_id = cpu_to_be16(tcp_send_offset/tcp_chunk_size + be16_to_cpu(ip->ip_id));
  1836. ip->ip_sum = 0;
  1837. ip->ip_sum = ip_checksum(eth_payload_data, hlen);
  1838. DPRINTF("+++ C+ mode TSO IP header len=%d "
  1839. "checksum=%04x\n", hlen, ip->ip_sum);
  1840. int tso_send_size = ETH_HLEN + hlen + tcp_hlen + chunk_size;
  1841. DPRINTF("+++ C+ mode TSO transferring packet size "
  1842. "%d\n", tso_send_size);
  1843. rtl8139_transfer_frame(s, saved_buffer, tso_send_size,
  1844. 0, (uint8_t *) dot1q_buffer);
  1845. /* add transferred count to TCP sequence number */
  1846. p_tcp_hdr->th_seq = cpu_to_be32(chunk_size + be32_to_cpu(p_tcp_hdr->th_seq));
  1847. ++send_count;
  1848. }
  1849. /* Stop sending this frame */
  1850. saved_size = 0;
  1851. }
  1852. else if (txdw0 & (CP_TX_TCPCS|CP_TX_UDPCS))
  1853. {
  1854. DPRINTF("+++ C+ mode need TCP or UDP checksum\n");
  1855. /* maximum IP header length is 60 bytes */
  1856. uint8_t saved_ip_header[60];
  1857. memcpy(saved_ip_header, eth_payload_data, hlen);
  1858. uint8_t *data_to_checksum = eth_payload_data + hlen - 12;
  1859. // size_t data_to_checksum_len = eth_payload_len - hlen + 12;
  1860. /* add 4 TCP pseudoheader fields */
  1861. /* copy IP source and destination fields */
  1862. memcpy(data_to_checksum, saved_ip_header + 12, 8);
  1863. if ((txdw0 & CP_TX_TCPCS) && ip_protocol == IP_PROTO_TCP)
  1864. {
  1865. DPRINTF("+++ C+ mode calculating TCP checksum for "
  1866. "packet with %d bytes data\n", ip_data_len);
  1867. ip_pseudo_header *p_tcpip_hdr = (ip_pseudo_header *)data_to_checksum;
  1868. p_tcpip_hdr->zeros = 0;
  1869. p_tcpip_hdr->ip_proto = IP_PROTO_TCP;
  1870. p_tcpip_hdr->ip_payload = cpu_to_be16(ip_data_len);
  1871. tcp_header* p_tcp_hdr = (tcp_header *) (data_to_checksum+12);
  1872. p_tcp_hdr->th_sum = 0;
  1873. int tcp_checksum = ip_checksum(data_to_checksum, ip_data_len + 12);
  1874. DPRINTF("+++ C+ mode TCP checksum %04x\n",
  1875. tcp_checksum);
  1876. p_tcp_hdr->th_sum = tcp_checksum;
  1877. }
  1878. else if ((txdw0 & CP_TX_UDPCS) && ip_protocol == IP_PROTO_UDP)
  1879. {
  1880. DPRINTF("+++ C+ mode calculating UDP checksum for "
  1881. "packet with %d bytes data\n", ip_data_len);
  1882. ip_pseudo_header *p_udpip_hdr = (ip_pseudo_header *)data_to_checksum;
  1883. p_udpip_hdr->zeros = 0;
  1884. p_udpip_hdr->ip_proto = IP_PROTO_UDP;
  1885. p_udpip_hdr->ip_payload = cpu_to_be16(ip_data_len);
  1886. udp_header *p_udp_hdr = (udp_header *) (data_to_checksum+12);
  1887. p_udp_hdr->uh_sum = 0;
  1888. int udp_checksum = ip_checksum(data_to_checksum, ip_data_len + 12);
  1889. DPRINTF("+++ C+ mode UDP checksum %04x\n",
  1890. udp_checksum);
  1891. p_udp_hdr->uh_sum = udp_checksum;
  1892. }
  1893. /* restore IP header */
  1894. memcpy(eth_payload_data, saved_ip_header, hlen);
  1895. }
  1896. }
  1897. }
  1898. /* update tally counter */
  1899. ++s->tally_counters.TxOk;
  1900. DPRINTF("+++ C+ mode transmitting %d bytes packet\n", saved_size);
  1901. rtl8139_transfer_frame(s, saved_buffer, saved_size, 1,
  1902. (uint8_t *) dot1q_buffer);
  1903. /* restore card space if there was no recursion and reset offset */
  1904. if (!s->cplus_txbuffer)
  1905. {
  1906. s->cplus_txbuffer = saved_buffer;
  1907. s->cplus_txbuffer_len = saved_buffer_len;
  1908. s->cplus_txbuffer_offset = 0;
  1909. }
  1910. else
  1911. {
  1912. g_free(saved_buffer);
  1913. }
  1914. }
  1915. else
  1916. {
  1917. DPRINTF("+++ C+ mode transmission continue to next descriptor\n");
  1918. }
  1919. return 1;
  1920. }
  1921. static void rtl8139_cplus_transmit(RTL8139State *s)
  1922. {
  1923. int txcount = 0;
  1924. while (rtl8139_cplus_transmit_one(s))
  1925. {
  1926. ++txcount;
  1927. }
  1928. /* Mark transfer completed */
  1929. if (!txcount)
  1930. {
  1931. DPRINTF("C+ mode : transmitter queue stalled, current TxDesc = %d\n",
  1932. s->currCPlusTxDesc);
  1933. }
  1934. else
  1935. {
  1936. /* update interrupt status */
  1937. s->IntrStatus |= TxOK;
  1938. rtl8139_update_irq(s);
  1939. }
  1940. }
  1941. static void rtl8139_transmit(RTL8139State *s)
  1942. {
  1943. int descriptor = s->currTxDesc, txcount = 0;
  1944. /*while*/
  1945. if (rtl8139_transmit_one(s, descriptor))
  1946. {
  1947. ++s->currTxDesc;
  1948. s->currTxDesc %= 4;
  1949. ++txcount;
  1950. }
  1951. /* Mark transfer completed */
  1952. if (!txcount)
  1953. {
  1954. DPRINTF("transmitter queue stalled, current TxDesc = %d\n",
  1955. s->currTxDesc);
  1956. }
  1957. }
  1958. static void rtl8139_TxStatus_write(RTL8139State *s, uint32_t txRegOffset, uint32_t val)
  1959. {
  1960. int descriptor = txRegOffset/4;
  1961. /* handle C+ transmit mode register configuration */
  1962. if (s->cplus_enabled)
  1963. {
  1964. DPRINTF("RTL8139C+ DTCCR write offset=0x%x val=0x%08x "
  1965. "descriptor=%d\n", txRegOffset, val, descriptor);
  1966. /* handle Dump Tally Counters command */
  1967. s->TxStatus[descriptor] = val;
  1968. if (descriptor == 0 && (val & 0x8))
  1969. {
  1970. target_phys_addr_t tc_addr = rtl8139_addr64(s->TxStatus[0] & ~0x3f, s->TxStatus[1]);
  1971. /* dump tally counters to specified memory location */
  1972. RTL8139TallyCounters_dma_write(s, tc_addr);
  1973. /* mark dump completed */
  1974. s->TxStatus[0] &= ~0x8;
  1975. }
  1976. return;
  1977. }
  1978. DPRINTF("TxStatus write offset=0x%x val=0x%08x descriptor=%d\n",
  1979. txRegOffset, val, descriptor);
  1980. /* mask only reserved bits */
  1981. val &= ~0xff00c000; /* these bits are reset on write */
  1982. val = SET_MASKED(val, 0x00c00000, s->TxStatus[descriptor]);
  1983. s->TxStatus[descriptor] = val;
  1984. /* attempt to start transmission */
  1985. rtl8139_transmit(s);
  1986. }
  1987. static uint32_t rtl8139_TxStatus_read(RTL8139State *s, uint32_t txRegOffset)
  1988. {
  1989. uint32_t ret = s->TxStatus[txRegOffset/4];
  1990. DPRINTF("TxStatus read offset=0x%x val=0x%08x\n", txRegOffset, ret);
  1991. return ret;
  1992. }
  1993. static uint16_t rtl8139_TSAD_read(RTL8139State *s)
  1994. {
  1995. uint16_t ret = 0;
  1996. /* Simulate TSAD, it is read only anyway */
  1997. ret = ((s->TxStatus[3] & TxStatOK )?TSAD_TOK3:0)
  1998. |((s->TxStatus[2] & TxStatOK )?TSAD_TOK2:0)
  1999. |((s->TxStatus[1] & TxStatOK )?TSAD_TOK1:0)
  2000. |((s->TxStatus[0] & TxStatOK )?TSAD_TOK0:0)
  2001. |((s->TxStatus[3] & TxUnderrun)?TSAD_TUN3:0)
  2002. |((s->TxStatus[2] & TxUnderrun)?TSAD_TUN2:0)
  2003. |((s->TxStatus[1] & TxUnderrun)?TSAD_TUN1:0)
  2004. |((s->TxStatus[0] & TxUnderrun)?TSAD_TUN0:0)
  2005. |((s->TxStatus[3] & TxAborted )?TSAD_TABT3:0)
  2006. |((s->TxStatus[2] & TxAborted )?TSAD_TABT2:0)
  2007. |((s->TxStatus[1] & TxAborted )?TSAD_TABT1:0)
  2008. |((s->TxStatus[0] & TxAborted )?TSAD_TABT0:0)
  2009. |((s->TxStatus[3] & TxHostOwns )?TSAD_OWN3:0)
  2010. |((s->TxStatus[2] & TxHostOwns )?TSAD_OWN2:0)
  2011. |((s->TxStatus[1] & TxHostOwns )?TSAD_OWN1:0)
  2012. |((s->TxStatus[0] & TxHostOwns )?TSAD_OWN0:0) ;
  2013. DPRINTF("TSAD read val=0x%04x\n", ret);
  2014. return ret;
  2015. }
  2016. static uint16_t rtl8139_CSCR_read(RTL8139State *s)
  2017. {
  2018. uint16_t ret = s->CSCR;
  2019. DPRINTF("CSCR read val=0x%04x\n", ret);
  2020. return ret;
  2021. }
  2022. static void rtl8139_TxAddr_write(RTL8139State *s, uint32_t txAddrOffset, uint32_t val)
  2023. {
  2024. DPRINTF("TxAddr write offset=0x%x val=0x%08x\n", txAddrOffset, val);
  2025. s->TxAddr[txAddrOffset/4] = val;
  2026. }
  2027. static uint32_t rtl8139_TxAddr_read(RTL8139State *s, uint32_t txAddrOffset)
  2028. {
  2029. uint32_t ret = s->TxAddr[txAddrOffset/4];
  2030. DPRINTF("TxAddr read offset=0x%x val=0x%08x\n", txAddrOffset, ret);
  2031. return ret;
  2032. }
  2033. static void rtl8139_RxBufPtr_write(RTL8139State *s, uint32_t val)
  2034. {
  2035. DPRINTF("RxBufPtr write val=0x%04x\n", val);
  2036. /* this value is off by 16 */
  2037. s->RxBufPtr = MOD2(val + 0x10, s->RxBufferSize);
  2038. DPRINTF(" CAPR write: rx buffer length %d head 0x%04x read 0x%04x\n",
  2039. s->RxBufferSize, s->RxBufAddr, s->RxBufPtr);
  2040. }
  2041. static uint32_t rtl8139_RxBufPtr_read(RTL8139State *s)
  2042. {
  2043. /* this value is off by 16 */
  2044. uint32_t ret = s->RxBufPtr - 0x10;
  2045. DPRINTF("RxBufPtr read val=0x%04x\n", ret);
  2046. return ret;
  2047. }
  2048. static uint32_t rtl8139_RxBufAddr_read(RTL8139State *s)
  2049. {
  2050. /* this value is NOT off by 16 */
  2051. uint32_t ret = s->RxBufAddr;
  2052. DPRINTF("RxBufAddr read val=0x%04x\n", ret);
  2053. return ret;
  2054. }
  2055. static void rtl8139_RxBuf_write(RTL8139State *s, uint32_t val)
  2056. {
  2057. DPRINTF("RxBuf write val=0x%08x\n", val);
  2058. s->RxBuf = val;
  2059. /* may need to reset rxring here */
  2060. }
  2061. static uint32_t rtl8139_RxBuf_read(RTL8139State *s)
  2062. {
  2063. uint32_t ret = s->RxBuf;
  2064. DPRINTF("RxBuf read val=0x%08x\n", ret);
  2065. return ret;
  2066. }
  2067. static void rtl8139_IntrMask_write(RTL8139State *s, uint32_t val)
  2068. {
  2069. DPRINTF("IntrMask write(w) val=0x%04x\n", val);
  2070. /* mask unwritable bits */
  2071. val = SET_MASKED(val, 0x1e00, s->IntrMask);
  2072. s->IntrMask = val;
  2073. rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
  2074. rtl8139_update_irq(s);
  2075. }
  2076. static uint32_t rtl8139_IntrMask_read(RTL8139State *s)
  2077. {
  2078. uint32_t ret = s->IntrMask;
  2079. DPRINTF("IntrMask read(w) val=0x%04x\n", ret);
  2080. return ret;
  2081. }
  2082. static void rtl8139_IntrStatus_write(RTL8139State *s, uint32_t val)
  2083. {
  2084. DPRINTF("IntrStatus write(w) val=0x%04x\n", val);
  2085. #if 0
  2086. /* writing to ISR has no effect */
  2087. return;
  2088. #else
  2089. uint16_t newStatus = s->IntrStatus & ~val;
  2090. /* mask unwritable bits */
  2091. newStatus = SET_MASKED(newStatus, 0x1e00, s->IntrStatus);
  2092. /* writing 1 to interrupt status register bit clears it */
  2093. s->IntrStatus = 0;
  2094. rtl8139_update_irq(s);
  2095. s->IntrStatus = newStatus;
  2096. /*
  2097. * Computing if we miss an interrupt here is not that correct but
  2098. * considered that we should have had already an interrupt
  2099. * and probably emulated is slower is better to assume this resetting was
  2100. * done before testing on previous rtl8139_update_irq lead to IRQ loosing
  2101. */
  2102. rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
  2103. rtl8139_update_irq(s);
  2104. #endif
  2105. }
  2106. static uint32_t rtl8139_IntrStatus_read(RTL8139State *s)
  2107. {
  2108. rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
  2109. uint32_t ret = s->IntrStatus;
  2110. DPRINTF("IntrStatus read(w) val=0x%04x\n", ret);
  2111. #if 0
  2112. /* reading ISR clears all interrupts */
  2113. s->IntrStatus = 0;
  2114. rtl8139_update_irq(s);
  2115. #endif
  2116. return ret;
  2117. }
  2118. static void rtl8139_MultiIntr_write(RTL8139State *s, uint32_t val)
  2119. {
  2120. DPRINTF("MultiIntr write(w) val=0x%04x\n", val);
  2121. /* mask unwritable bits */
  2122. val = SET_MASKED(val, 0xf000, s->MultiIntr);
  2123. s->MultiIntr = val;
  2124. }
  2125. static uint32_t rtl8139_MultiIntr_read(RTL8139State *s)
  2126. {
  2127. uint32_t ret = s->MultiIntr;
  2128. DPRINTF("MultiIntr read(w) val=0x%04x\n", ret);
  2129. return ret;
  2130. }
  2131. static void rtl8139_io_writeb(void *opaque, uint8_t addr, uint32_t val)
  2132. {
  2133. RTL8139State *s = opaque;
  2134. switch (addr)
  2135. {
  2136. case MAC0 ... MAC0+5:
  2137. s->phys[addr - MAC0] = val;
  2138. break;
  2139. case MAC0+6 ... MAC0+7:
  2140. /* reserved */
  2141. break;
  2142. case MAR0 ... MAR0+7:
  2143. s->mult[addr - MAR0] = val;
  2144. break;
  2145. case ChipCmd:
  2146. rtl8139_ChipCmd_write(s, val);
  2147. break;
  2148. case Cfg9346:
  2149. rtl8139_Cfg9346_write(s, val);
  2150. break;
  2151. case TxConfig: /* windows driver sometimes writes using byte-lenth call */
  2152. rtl8139_TxConfig_writeb(s, val);
  2153. break;
  2154. case Config0:
  2155. rtl8139_Config0_write(s, val);
  2156. break;
  2157. case Config1:
  2158. rtl8139_Config1_write(s, val);
  2159. break;
  2160. case Config3:
  2161. rtl8139_Config3_write(s, val);
  2162. break;
  2163. case Config4:
  2164. rtl8139_Config4_write(s, val);
  2165. break;
  2166. case Config5:
  2167. rtl8139_Config5_write(s, val);
  2168. break;
  2169. case MediaStatus:
  2170. /* ignore */
  2171. DPRINTF("not implemented write(b) to MediaStatus val=0x%02x\n",
  2172. val);
  2173. break;
  2174. case HltClk:
  2175. DPRINTF("HltClk write val=0x%08x\n", val);
  2176. if (val == 'R')
  2177. {
  2178. s->clock_enabled = 1;
  2179. }
  2180. else if (val == 'H')
  2181. {
  2182. s->clock_enabled = 0;
  2183. }
  2184. break;
  2185. case TxThresh:
  2186. DPRINTF("C+ TxThresh write(b) val=0x%02x\n", val);
  2187. s->TxThresh = val;
  2188. break;
  2189. case TxPoll:
  2190. DPRINTF("C+ TxPoll write(b) val=0x%02x\n", val);
  2191. if (val & (1 << 7))
  2192. {
  2193. DPRINTF("C+ TxPoll high priority transmission (not "
  2194. "implemented)\n");
  2195. //rtl8139_cplus_transmit(s);
  2196. }
  2197. if (val & (1 << 6))
  2198. {
  2199. DPRINTF("C+ TxPoll normal priority transmission\n");
  2200. rtl8139_cplus_transmit(s);
  2201. }
  2202. break;
  2203. default:
  2204. DPRINTF("not implemented write(b) addr=0x%x val=0x%02x\n", addr,
  2205. val);
  2206. break;
  2207. }
  2208. }
  2209. static void rtl8139_io_writew(void *opaque, uint8_t addr, uint32_t val)
  2210. {
  2211. RTL8139State *s = opaque;
  2212. switch (addr)
  2213. {
  2214. case IntrMask:
  2215. rtl8139_IntrMask_write(s, val);
  2216. break;
  2217. case IntrStatus:
  2218. rtl8139_IntrStatus_write(s, val);
  2219. break;
  2220. case MultiIntr:
  2221. rtl8139_MultiIntr_write(s, val);
  2222. break;
  2223. case RxBufPtr:
  2224. rtl8139_RxBufPtr_write(s, val);
  2225. break;
  2226. case BasicModeCtrl:
  2227. rtl8139_BasicModeCtrl_write(s, val);
  2228. break;
  2229. case BasicModeStatus:
  2230. rtl8139_BasicModeStatus_write(s, val);
  2231. break;
  2232. case NWayAdvert:
  2233. DPRINTF("NWayAdvert write(w) val=0x%04x\n", val);
  2234. s->NWayAdvert = val;
  2235. break;
  2236. case NWayLPAR:
  2237. DPRINTF("forbidden NWayLPAR write(w) val=0x%04x\n", val);
  2238. break;
  2239. case NWayExpansion:
  2240. DPRINTF("NWayExpansion write(w) val=0x%04x\n", val);
  2241. s->NWayExpansion = val;
  2242. break;
  2243. case CpCmd:
  2244. rtl8139_CpCmd_write(s, val);
  2245. break;
  2246. case IntrMitigate:
  2247. rtl8139_IntrMitigate_write(s, val);
  2248. break;
  2249. default:
  2250. DPRINTF("ioport write(w) addr=0x%x val=0x%04x via write(b)\n",
  2251. addr, val);
  2252. rtl8139_io_writeb(opaque, addr, val & 0xff);
  2253. rtl8139_io_writeb(opaque, addr + 1, (val >> 8) & 0xff);
  2254. break;
  2255. }
  2256. }
  2257. static void rtl8139_set_next_tctr_time(RTL8139State *s, int64_t current_time)
  2258. {
  2259. int64_t pci_time, next_time;
  2260. uint32_t low_pci;
  2261. DPRINTF("entered rtl8139_set_next_tctr_time\n");
  2262. if (s->TimerExpire && current_time >= s->TimerExpire) {
  2263. s->IntrStatus |= PCSTimeout;
  2264. rtl8139_update_irq(s);
  2265. }
  2266. /* Set QEMU timer only if needed that is
  2267. * - TimerInt <> 0 (we have a timer)
  2268. * - mask = 1 (we want an interrupt timer)
  2269. * - irq = 0 (irq is not already active)
  2270. * If any of above change we need to compute timer again
  2271. * Also we must check if timer is passed without QEMU timer
  2272. */
  2273. s->TimerExpire = 0;
  2274. if (!s->TimerInt) {
  2275. return;
  2276. }
  2277. pci_time = muldiv64(current_time - s->TCTR_base, PCI_FREQUENCY,
  2278. get_ticks_per_sec());
  2279. low_pci = pci_time & 0xffffffff;
  2280. pci_time = pci_time - low_pci + s->TimerInt;
  2281. if (low_pci >= s->TimerInt) {
  2282. pci_time += 0x100000000LL;
  2283. }
  2284. next_time = s->TCTR_base + muldiv64(pci_time, get_ticks_per_sec(),
  2285. PCI_FREQUENCY);
  2286. s->TimerExpire = next_time;
  2287. if ((s->IntrMask & PCSTimeout) != 0 && (s->IntrStatus & PCSTimeout) == 0) {
  2288. qemu_mod_timer(s->timer, next_time);
  2289. }
  2290. }
  2291. static void rtl8139_io_writel(void *opaque, uint8_t addr, uint32_t val)
  2292. {
  2293. RTL8139State *s = opaque;
  2294. switch (addr)
  2295. {
  2296. case RxMissed:
  2297. DPRINTF("RxMissed clearing on write\n");
  2298. s->RxMissed = 0;
  2299. break;
  2300. case TxConfig:
  2301. rtl8139_TxConfig_write(s, val);
  2302. break;
  2303. case RxConfig:
  2304. rtl8139_RxConfig_write(s, val);
  2305. break;
  2306. case TxStatus0 ... TxStatus0+4*4-1:
  2307. rtl8139_TxStatus_write(s, addr-TxStatus0, val);
  2308. break;
  2309. case TxAddr0 ... TxAddr0+4*4-1:
  2310. rtl8139_TxAddr_write(s, addr-TxAddr0, val);
  2311. break;
  2312. case RxBuf:
  2313. rtl8139_RxBuf_write(s, val);
  2314. break;
  2315. case RxRingAddrLO:
  2316. DPRINTF("C+ RxRing low bits write val=0x%08x\n", val);
  2317. s->RxRingAddrLO = val;
  2318. break;
  2319. case RxRingAddrHI:
  2320. DPRINTF("C+ RxRing high bits write val=0x%08x\n", val);
  2321. s->RxRingAddrHI = val;
  2322. break;
  2323. case Timer:
  2324. DPRINTF("TCTR Timer reset on write\n");
  2325. s->TCTR_base = qemu_get_clock_ns(vm_clock);
  2326. rtl8139_set_next_tctr_time(s, s->TCTR_base);
  2327. break;
  2328. case FlashReg:
  2329. DPRINTF("FlashReg TimerInt write val=0x%08x\n", val);
  2330. if (s->TimerInt != val) {
  2331. s->TimerInt = val;
  2332. rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
  2333. }
  2334. break;
  2335. default:
  2336. DPRINTF("ioport write(l) addr=0x%x val=0x%08x via write(b)\n",
  2337. addr, val);
  2338. rtl8139_io_writeb(opaque, addr, val & 0xff);
  2339. rtl8139_io_writeb(opaque, addr + 1, (val >> 8) & 0xff);
  2340. rtl8139_io_writeb(opaque, addr + 2, (val >> 16) & 0xff);
  2341. rtl8139_io_writeb(opaque, addr + 3, (val >> 24) & 0xff);
  2342. break;
  2343. }
  2344. }
  2345. static uint32_t rtl8139_io_readb(void *opaque, uint8_t addr)
  2346. {
  2347. RTL8139State *s = opaque;
  2348. int ret;
  2349. switch (addr)
  2350. {
  2351. case MAC0 ... MAC0+5:
  2352. ret = s->phys[addr - MAC0];
  2353. break;
  2354. case MAC0+6 ... MAC0+7:
  2355. ret = 0;
  2356. break;
  2357. case MAR0 ... MAR0+7:
  2358. ret = s->mult[addr - MAR0];
  2359. break;
  2360. case ChipCmd:
  2361. ret = rtl8139_ChipCmd_read(s);
  2362. break;
  2363. case Cfg9346:
  2364. ret = rtl8139_Cfg9346_read(s);
  2365. break;
  2366. case Config0:
  2367. ret = rtl8139_Config0_read(s);
  2368. break;
  2369. case Config1:
  2370. ret = rtl8139_Config1_read(s);
  2371. break;
  2372. case Config3:
  2373. ret = rtl8139_Config3_read(s);
  2374. break;
  2375. case Config4:
  2376. ret = rtl8139_Config4_read(s);
  2377. break;
  2378. case Config5:
  2379. ret = rtl8139_Config5_read(s);
  2380. break;
  2381. case MediaStatus:
  2382. ret = 0xd0;
  2383. DPRINTF("MediaStatus read 0x%x\n", ret);
  2384. break;
  2385. case HltClk:
  2386. ret = s->clock_enabled;
  2387. DPRINTF("HltClk read 0x%x\n", ret);
  2388. break;
  2389. case PCIRevisionID:
  2390. ret = RTL8139_PCI_REVID;
  2391. DPRINTF("PCI Revision ID read 0x%x\n", ret);
  2392. break;
  2393. case TxThresh:
  2394. ret = s->TxThresh;
  2395. DPRINTF("C+ TxThresh read(b) val=0x%02x\n", ret);
  2396. break;
  2397. case 0x43: /* Part of TxConfig register. Windows driver tries to read it */
  2398. ret = s->TxConfig >> 24;
  2399. DPRINTF("RTL8139C TxConfig at 0x43 read(b) val=0x%02x\n", ret);
  2400. break;
  2401. default:
  2402. DPRINTF("not implemented read(b) addr=0x%x\n", addr);
  2403. ret = 0;
  2404. break;
  2405. }
  2406. return ret;
  2407. }
  2408. static uint32_t rtl8139_io_readw(void *opaque, uint8_t addr)
  2409. {
  2410. RTL8139State *s = opaque;
  2411. uint32_t ret;
  2412. switch (addr)
  2413. {
  2414. case IntrMask:
  2415. ret = rtl8139_IntrMask_read(s);
  2416. break;
  2417. case IntrStatus:
  2418. ret = rtl8139_IntrStatus_read(s);
  2419. break;
  2420. case MultiIntr:
  2421. ret = rtl8139_MultiIntr_read(s);
  2422. break;
  2423. case RxBufPtr:
  2424. ret = rtl8139_RxBufPtr_read(s);
  2425. break;
  2426. case RxBufAddr:
  2427. ret = rtl8139_RxBufAddr_read(s);
  2428. break;
  2429. case BasicModeCtrl:
  2430. ret = rtl8139_BasicModeCtrl_read(s);
  2431. break;
  2432. case BasicModeStatus:
  2433. ret = rtl8139_BasicModeStatus_read(s);
  2434. break;
  2435. case NWayAdvert:
  2436. ret = s->NWayAdvert;
  2437. DPRINTF("NWayAdvert read(w) val=0x%04x\n", ret);
  2438. break;
  2439. case NWayLPAR:
  2440. ret = s->NWayLPAR;
  2441. DPRINTF("NWayLPAR read(w) val=0x%04x\n", ret);
  2442. break;
  2443. case NWayExpansion:
  2444. ret = s->NWayExpansion;
  2445. DPRINTF("NWayExpansion read(w) val=0x%04x\n", ret);
  2446. break;
  2447. case CpCmd:
  2448. ret = rtl8139_CpCmd_read(s);
  2449. break;
  2450. case IntrMitigate:
  2451. ret = rtl8139_IntrMitigate_read(s);
  2452. break;
  2453. case TxSummary:
  2454. ret = rtl8139_TSAD_read(s);
  2455. break;
  2456. case CSCR:
  2457. ret = rtl8139_CSCR_read(s);
  2458. break;
  2459. default:
  2460. DPRINTF("ioport read(w) addr=0x%x via read(b)\n", addr);
  2461. ret = rtl8139_io_readb(opaque, addr);
  2462. ret |= rtl8139_io_readb(opaque, addr + 1) << 8;
  2463. DPRINTF("ioport read(w) addr=0x%x val=0x%04x\n", addr, ret);
  2464. break;
  2465. }
  2466. return ret;
  2467. }
  2468. static uint32_t rtl8139_io_readl(void *opaque, uint8_t addr)
  2469. {
  2470. RTL8139State *s = opaque;
  2471. uint32_t ret;
  2472. switch (addr)
  2473. {
  2474. case RxMissed:
  2475. ret = s->RxMissed;
  2476. DPRINTF("RxMissed read val=0x%08x\n", ret);
  2477. break;
  2478. case TxConfig:
  2479. ret = rtl8139_TxConfig_read(s);
  2480. break;
  2481. case RxConfig:
  2482. ret = rtl8139_RxConfig_read(s);
  2483. break;
  2484. case TxStatus0 ... TxStatus0+4*4-1:
  2485. ret = rtl8139_TxStatus_read(s, addr-TxStatus0);
  2486. break;
  2487. case TxAddr0 ... TxAddr0+4*4-1:
  2488. ret = rtl8139_TxAddr_read(s, addr-TxAddr0);
  2489. break;
  2490. case RxBuf:
  2491. ret = rtl8139_RxBuf_read(s);
  2492. break;
  2493. case RxRingAddrLO:
  2494. ret = s->RxRingAddrLO;
  2495. DPRINTF("C+ RxRing low bits read val=0x%08x\n", ret);
  2496. break;
  2497. case RxRingAddrHI:
  2498. ret = s->RxRingAddrHI;
  2499. DPRINTF("C+ RxRing high bits read val=0x%08x\n", ret);
  2500. break;
  2501. case Timer:
  2502. ret = muldiv64(qemu_get_clock_ns(vm_clock) - s->TCTR_base,
  2503. PCI_FREQUENCY, get_ticks_per_sec());
  2504. DPRINTF("TCTR Timer read val=0x%08x\n", ret);
  2505. break;
  2506. case FlashReg:
  2507. ret = s->TimerInt;
  2508. DPRINTF("FlashReg TimerInt read val=0x%08x\n", ret);
  2509. break;
  2510. default:
  2511. DPRINTF("ioport read(l) addr=0x%x via read(b)\n", addr);
  2512. ret = rtl8139_io_readb(opaque, addr);
  2513. ret |= rtl8139_io_readb(opaque, addr + 1) << 8;
  2514. ret |= rtl8139_io_readb(opaque, addr + 2) << 16;
  2515. ret |= rtl8139_io_readb(opaque, addr + 3) << 24;
  2516. DPRINTF("read(l) addr=0x%x val=%08x\n", addr, ret);
  2517. break;
  2518. }
  2519. return ret;
  2520. }
  2521. /* */
  2522. static void rtl8139_ioport_writeb(void *opaque, uint32_t addr, uint32_t val)
  2523. {
  2524. rtl8139_io_writeb(opaque, addr & 0xFF, val);
  2525. }
  2526. static void rtl8139_ioport_writew(void *opaque, uint32_t addr, uint32_t val)
  2527. {
  2528. rtl8139_io_writew(opaque, addr & 0xFF, val);
  2529. }
  2530. static void rtl8139_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
  2531. {
  2532. rtl8139_io_writel(opaque, addr & 0xFF, val);
  2533. }
  2534. static uint32_t rtl8139_ioport_readb(void *opaque, uint32_t addr)
  2535. {
  2536. return rtl8139_io_readb(opaque, addr & 0xFF);
  2537. }
  2538. static uint32_t rtl8139_ioport_readw(void *opaque, uint32_t addr)
  2539. {
  2540. return rtl8139_io_readw(opaque, addr & 0xFF);
  2541. }
  2542. static uint32_t rtl8139_ioport_readl(void *opaque, uint32_t addr)
  2543. {
  2544. return rtl8139_io_readl(opaque, addr & 0xFF);
  2545. }
  2546. /* */
  2547. static void rtl8139_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
  2548. {
  2549. rtl8139_io_writeb(opaque, addr & 0xFF, val);
  2550. }
  2551. static void rtl8139_mmio_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
  2552. {
  2553. rtl8139_io_writew(opaque, addr & 0xFF, val);
  2554. }
  2555. static void rtl8139_mmio_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
  2556. {
  2557. rtl8139_io_writel(opaque, addr & 0xFF, val);
  2558. }
  2559. static uint32_t rtl8139_mmio_readb(void *opaque, target_phys_addr_t addr)
  2560. {
  2561. return rtl8139_io_readb(opaque, addr & 0xFF);
  2562. }
  2563. static uint32_t rtl8139_mmio_readw(void *opaque, target_phys_addr_t addr)
  2564. {
  2565. uint32_t val = rtl8139_io_readw(opaque, addr & 0xFF);
  2566. return val;
  2567. }
  2568. static uint32_t rtl8139_mmio_readl(void *opaque, target_phys_addr_t addr)
  2569. {
  2570. uint32_t val = rtl8139_io_readl(opaque, addr & 0xFF);
  2571. return val;
  2572. }
  2573. static int rtl8139_post_load(void *opaque, int version_id)
  2574. {
  2575. RTL8139State* s = opaque;
  2576. rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
  2577. if (version_id < 4) {
  2578. s->cplus_enabled = s->CpCmd != 0;
  2579. }
  2580. return 0;
  2581. }
  2582. static bool rtl8139_hotplug_ready_needed(void *opaque)
  2583. {
  2584. return qdev_machine_modified();
  2585. }
  2586. static const VMStateDescription vmstate_rtl8139_hotplug_ready ={
  2587. .name = "rtl8139/hotplug_ready",
  2588. .version_id = 1,
  2589. .minimum_version_id = 1,
  2590. .minimum_version_id_old = 1,
  2591. .fields = (VMStateField []) {
  2592. VMSTATE_END_OF_LIST()
  2593. }
  2594. };
  2595. static void rtl8139_pre_save(void *opaque)
  2596. {
  2597. RTL8139State* s = opaque;
  2598. int64_t current_time = qemu_get_clock_ns(vm_clock);
  2599. /* set IntrStatus correctly */
  2600. rtl8139_set_next_tctr_time(s, current_time);
  2601. s->TCTR = muldiv64(current_time - s->TCTR_base, PCI_FREQUENCY,
  2602. get_ticks_per_sec());
  2603. s->rtl8139_mmio_io_addr_dummy = 0;
  2604. }
  2605. static const VMStateDescription vmstate_rtl8139 = {
  2606. .name = "rtl8139",
  2607. .version_id = 4,
  2608. .minimum_version_id = 3,
  2609. .minimum_version_id_old = 3,
  2610. .post_load = rtl8139_post_load,
  2611. .pre_save = rtl8139_pre_save,
  2612. .fields = (VMStateField []) {
  2613. VMSTATE_PCI_DEVICE(dev, RTL8139State),
  2614. VMSTATE_PARTIAL_BUFFER(phys, RTL8139State, 6),
  2615. VMSTATE_BUFFER(mult, RTL8139State),
  2616. VMSTATE_UINT32_ARRAY(TxStatus, RTL8139State, 4),
  2617. VMSTATE_UINT32_ARRAY(TxAddr, RTL8139State, 4),
  2618. VMSTATE_UINT32(RxBuf, RTL8139State),
  2619. VMSTATE_UINT32(RxBufferSize, RTL8139State),
  2620. VMSTATE_UINT32(RxBufPtr, RTL8139State),
  2621. VMSTATE_UINT32(RxBufAddr, RTL8139State),
  2622. VMSTATE_UINT16(IntrStatus, RTL8139State),
  2623. VMSTATE_UINT16(IntrMask, RTL8139State),
  2624. VMSTATE_UINT32(TxConfig, RTL8139State),
  2625. VMSTATE_UINT32(RxConfig, RTL8139State),
  2626. VMSTATE_UINT32(RxMissed, RTL8139State),
  2627. VMSTATE_UINT16(CSCR, RTL8139State),
  2628. VMSTATE_UINT8(Cfg9346, RTL8139State),
  2629. VMSTATE_UINT8(Config0, RTL8139State),
  2630. VMSTATE_UINT8(Config1, RTL8139State),
  2631. VMSTATE_UINT8(Config3, RTL8139State),
  2632. VMSTATE_UINT8(Config4, RTL8139State),
  2633. VMSTATE_UINT8(Config5, RTL8139State),
  2634. VMSTATE_UINT8(clock_enabled, RTL8139State),
  2635. VMSTATE_UINT8(bChipCmdState, RTL8139State),
  2636. VMSTATE_UINT16(MultiIntr, RTL8139State),
  2637. VMSTATE_UINT16(BasicModeCtrl, RTL8139State),
  2638. VMSTATE_UINT16(BasicModeStatus, RTL8139State),
  2639. VMSTATE_UINT16(NWayAdvert, RTL8139State),
  2640. VMSTATE_UINT16(NWayLPAR, RTL8139State),
  2641. VMSTATE_UINT16(NWayExpansion, RTL8139State),
  2642. VMSTATE_UINT16(CpCmd, RTL8139State),
  2643. VMSTATE_UINT8(TxThresh, RTL8139State),
  2644. VMSTATE_UNUSED(4),
  2645. VMSTATE_MACADDR(conf.macaddr, RTL8139State),
  2646. VMSTATE_INT32(rtl8139_mmio_io_addr_dummy, RTL8139State),
  2647. VMSTATE_UINT32(currTxDesc, RTL8139State),
  2648. VMSTATE_UINT32(currCPlusRxDesc, RTL8139State),
  2649. VMSTATE_UINT32(currCPlusTxDesc, RTL8139State),
  2650. VMSTATE_UINT32(RxRingAddrLO, RTL8139State),
  2651. VMSTATE_UINT32(RxRingAddrHI, RTL8139State),
  2652. VMSTATE_UINT16_ARRAY(eeprom.contents, RTL8139State, EEPROM_9346_SIZE),
  2653. VMSTATE_INT32(eeprom.mode, RTL8139State),
  2654. VMSTATE_UINT32(eeprom.tick, RTL8139State),
  2655. VMSTATE_UINT8(eeprom.address, RTL8139State),
  2656. VMSTATE_UINT16(eeprom.input, RTL8139State),
  2657. VMSTATE_UINT16(eeprom.output, RTL8139State),
  2658. VMSTATE_UINT8(eeprom.eecs, RTL8139State),
  2659. VMSTATE_UINT8(eeprom.eesk, RTL8139State),
  2660. VMSTATE_UINT8(eeprom.eedi, RTL8139State),
  2661. VMSTATE_UINT8(eeprom.eedo, RTL8139State),
  2662. VMSTATE_UINT32(TCTR, RTL8139State),
  2663. VMSTATE_UINT32(TimerInt, RTL8139State),
  2664. VMSTATE_INT64(TCTR_base, RTL8139State),
  2665. VMSTATE_STRUCT(tally_counters, RTL8139State, 0,
  2666. vmstate_tally_counters, RTL8139TallyCounters),
  2667. VMSTATE_UINT32_V(cplus_enabled, RTL8139State, 4),
  2668. VMSTATE_END_OF_LIST()
  2669. },
  2670. .subsections = (VMStateSubsection []) {
  2671. {
  2672. .vmsd = &vmstate_rtl8139_hotplug_ready,
  2673. .needed = rtl8139_hotplug_ready_needed,
  2674. }, {
  2675. /* empty */
  2676. }
  2677. }
  2678. };
  2679. /***********************************************************/
  2680. /* PCI RTL8139 definitions */
  2681. static const MemoryRegionPortio rtl8139_portio[] = {
  2682. { 0, 0x100, 1, .read = rtl8139_ioport_readb, },
  2683. { 0, 0x100, 1, .write = rtl8139_ioport_writeb, },
  2684. { 0, 0x100, 2, .read = rtl8139_ioport_readw, },
  2685. { 0, 0x100, 2, .write = rtl8139_ioport_writew, },
  2686. { 0, 0x100, 4, .read = rtl8139_ioport_readl, },
  2687. { 0, 0x100, 4, .write = rtl8139_ioport_writel, },
  2688. PORTIO_END_OF_LIST()
  2689. };
  2690. static const MemoryRegionOps rtl8139_io_ops = {
  2691. .old_portio = rtl8139_portio,
  2692. .endianness = DEVICE_LITTLE_ENDIAN,
  2693. };
  2694. static const MemoryRegionOps rtl8139_mmio_ops = {
  2695. .old_mmio = {
  2696. .read = {
  2697. rtl8139_mmio_readb,
  2698. rtl8139_mmio_readw,
  2699. rtl8139_mmio_readl,
  2700. },
  2701. .write = {
  2702. rtl8139_mmio_writeb,
  2703. rtl8139_mmio_writew,
  2704. rtl8139_mmio_writel,
  2705. },
  2706. },
  2707. .endianness = DEVICE_LITTLE_ENDIAN,
  2708. };
  2709. static void rtl8139_timer(void *opaque)
  2710. {
  2711. RTL8139State *s = opaque;
  2712. if (!s->clock_enabled)
  2713. {
  2714. DPRINTF(">>> timer: clock is not running\n");
  2715. return;
  2716. }
  2717. s->IntrStatus |= PCSTimeout;
  2718. rtl8139_update_irq(s);
  2719. rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
  2720. }
  2721. static void rtl8139_cleanup(VLANClientState *nc)
  2722. {
  2723. RTL8139State *s = DO_UPCAST(NICState, nc, nc)->opaque;
  2724. s->nic = NULL;
  2725. }
  2726. static int pci_rtl8139_uninit(PCIDevice *dev)
  2727. {
  2728. RTL8139State *s = DO_UPCAST(RTL8139State, dev, dev);
  2729. memory_region_destroy(&s->bar_io);
  2730. memory_region_destroy(&s->bar_mem);
  2731. if (s->cplus_txbuffer) {
  2732. g_free(s->cplus_txbuffer);
  2733. s->cplus_txbuffer = NULL;
  2734. }
  2735. qemu_del_timer(s->timer);
  2736. qemu_free_timer(s->timer);
  2737. qemu_del_vlan_client(&s->nic->nc);
  2738. return 0;
  2739. }
  2740. static NetClientInfo net_rtl8139_info = {
  2741. .type = NET_CLIENT_TYPE_NIC,
  2742. .size = sizeof(NICState),
  2743. .can_receive = rtl8139_can_receive,
  2744. .receive = rtl8139_receive,
  2745. .cleanup = rtl8139_cleanup,
  2746. };
  2747. static int pci_rtl8139_init(PCIDevice *dev)
  2748. {
  2749. RTL8139State * s = DO_UPCAST(RTL8139State, dev, dev);
  2750. uint8_t *pci_conf;
  2751. pci_conf = s->dev.config;
  2752. pci_conf[PCI_INTERRUPT_PIN] = 1; /* interrupt pin A */
  2753. /* TODO: start of capability list, but no capability
  2754. * list bit in status register, and offset 0xdc seems unused. */
  2755. pci_conf[PCI_CAPABILITY_LIST] = 0xdc;
  2756. memory_region_init_io(&s->bar_io, &rtl8139_io_ops, s, "rtl8139", 0x100);
  2757. memory_region_init_io(&s->bar_mem, &rtl8139_mmio_ops, s, "rtl8139", 0x100);
  2758. pci_register_bar(&s->dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &s->bar_io);
  2759. pci_register_bar(&s->dev, 1, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar_mem);
  2760. qemu_macaddr_default_if_unset(&s->conf.macaddr);
  2761. /* prepare eeprom */
  2762. s->eeprom.contents[0] = 0x8129;
  2763. #if 1
  2764. /* PCI vendor and device ID should be mirrored here */
  2765. s->eeprom.contents[1] = PCI_VENDOR_ID_REALTEK;
  2766. s->eeprom.contents[2] = PCI_DEVICE_ID_REALTEK_8139;
  2767. #endif
  2768. s->eeprom.contents[7] = s->conf.macaddr.a[0] | s->conf.macaddr.a[1] << 8;
  2769. s->eeprom.contents[8] = s->conf.macaddr.a[2] | s->conf.macaddr.a[3] << 8;
  2770. s->eeprom.contents[9] = s->conf.macaddr.a[4] | s->conf.macaddr.a[5] << 8;
  2771. s->nic = qemu_new_nic(&net_rtl8139_info, &s->conf,
  2772. dev->qdev.info->name, dev->qdev.id, s);
  2773. qemu_format_nic_info_str(&s->nic->nc, s->conf.macaddr.a);
  2774. s->cplus_txbuffer = NULL;
  2775. s->cplus_txbuffer_len = 0;
  2776. s->cplus_txbuffer_offset = 0;
  2777. s->TimerExpire = 0;
  2778. s->timer = qemu_new_timer_ns(vm_clock, rtl8139_timer, s);
  2779. rtl8139_set_next_tctr_time(s, qemu_get_clock_ns(vm_clock));
  2780. add_boot_device_path(s->conf.bootindex, &dev->qdev, "/ethernet-phy@0");
  2781. return 0;
  2782. }
  2783. static PCIDeviceInfo rtl8139_info = {
  2784. .qdev.name = "rtl8139",
  2785. .qdev.size = sizeof(RTL8139State),
  2786. .qdev.reset = rtl8139_reset,
  2787. .qdev.vmsd = &vmstate_rtl8139,
  2788. .init = pci_rtl8139_init,
  2789. .exit = pci_rtl8139_uninit,
  2790. .romfile = "pxe-rtl8139.rom",
  2791. .vendor_id = PCI_VENDOR_ID_REALTEK,
  2792. .device_id = PCI_DEVICE_ID_REALTEK_8139,
  2793. .revision = RTL8139_PCI_REVID, /* >=0x20 is for 8139C+ */
  2794. .class_id = PCI_CLASS_NETWORK_ETHERNET,
  2795. .qdev.props = (Property[]) {
  2796. DEFINE_NIC_PROPERTIES(RTL8139State, conf),
  2797. DEFINE_PROP_END_OF_LIST(),
  2798. }
  2799. };
  2800. static void rtl8139_register_devices(void)
  2801. {
  2802. pci_qdev_register(&rtl8139_info);
  2803. }
  2804. device_init(rtl8139_register_devices)