2
0

qxl.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864
  1. /*
  2. * Copyright (C) 2010 Red Hat, Inc.
  3. *
  4. * written by Yaniv Kamay, Izik Eidus, Gerd Hoffmann
  5. * maintained by Gerd Hoffmann <kraxel@redhat.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu-common.h"
  21. #include "qemu-timer.h"
  22. #include "qemu-queue.h"
  23. #include "monitor.h"
  24. #include "sysemu.h"
  25. #include "qxl.h"
  26. #undef SPICE_RING_PROD_ITEM
  27. #define SPICE_RING_PROD_ITEM(r, ret) { \
  28. typeof(r) start = r; \
  29. typeof(r) end = r + 1; \
  30. uint32_t prod = (r)->prod & SPICE_RING_INDEX_MASK(r); \
  31. typeof(&(r)->items[prod]) m_item = &(r)->items[prod]; \
  32. if (!((uint8_t*)m_item >= (uint8_t*)(start) && (uint8_t*)(m_item + 1) <= (uint8_t*)(end))) { \
  33. abort(); \
  34. } \
  35. ret = &m_item->el; \
  36. }
  37. #undef SPICE_RING_CONS_ITEM
  38. #define SPICE_RING_CONS_ITEM(r, ret) { \
  39. typeof(r) start = r; \
  40. typeof(r) end = r + 1; \
  41. uint32_t cons = (r)->cons & SPICE_RING_INDEX_MASK(r); \
  42. typeof(&(r)->items[cons]) m_item = &(r)->items[cons]; \
  43. if (!((uint8_t*)m_item >= (uint8_t*)(start) && (uint8_t*)(m_item + 1) <= (uint8_t*)(end))) { \
  44. abort(); \
  45. } \
  46. ret = &m_item->el; \
  47. }
  48. #undef ALIGN
  49. #define ALIGN(a, b) (((a) + ((b) - 1)) & ~((b) - 1))
  50. #define PIXEL_SIZE 0.2936875 //1280x1024 is 14.8" x 11.9"
  51. #define QXL_MODE(_x, _y, _b, _o) \
  52. { .x_res = _x, \
  53. .y_res = _y, \
  54. .bits = _b, \
  55. .stride = (_x) * (_b) / 8, \
  56. .x_mili = PIXEL_SIZE * (_x), \
  57. .y_mili = PIXEL_SIZE * (_y), \
  58. .orientation = _o, \
  59. }
  60. #define QXL_MODE_16_32(x_res, y_res, orientation) \
  61. QXL_MODE(x_res, y_res, 16, orientation), \
  62. QXL_MODE(x_res, y_res, 32, orientation)
  63. #define QXL_MODE_EX(x_res, y_res) \
  64. QXL_MODE_16_32(x_res, y_res, 0), \
  65. QXL_MODE_16_32(y_res, x_res, 1), \
  66. QXL_MODE_16_32(x_res, y_res, 2), \
  67. QXL_MODE_16_32(y_res, x_res, 3)
  68. static QXLMode qxl_modes[] = {
  69. QXL_MODE_EX(640, 480),
  70. QXL_MODE_EX(800, 480),
  71. QXL_MODE_EX(800, 600),
  72. QXL_MODE_EX(832, 624),
  73. QXL_MODE_EX(960, 640),
  74. QXL_MODE_EX(1024, 600),
  75. QXL_MODE_EX(1024, 768),
  76. QXL_MODE_EX(1152, 864),
  77. QXL_MODE_EX(1152, 870),
  78. QXL_MODE_EX(1280, 720),
  79. QXL_MODE_EX(1280, 760),
  80. QXL_MODE_EX(1280, 768),
  81. QXL_MODE_EX(1280, 800),
  82. QXL_MODE_EX(1280, 960),
  83. QXL_MODE_EX(1280, 1024),
  84. QXL_MODE_EX(1360, 768),
  85. QXL_MODE_EX(1366, 768),
  86. QXL_MODE_EX(1400, 1050),
  87. QXL_MODE_EX(1440, 900),
  88. QXL_MODE_EX(1600, 900),
  89. QXL_MODE_EX(1600, 1200),
  90. QXL_MODE_EX(1680, 1050),
  91. QXL_MODE_EX(1920, 1080),
  92. #if VGA_RAM_SIZE >= (16 * 1024 * 1024)
  93. /* these modes need more than 8 MB video memory */
  94. QXL_MODE_EX(1920, 1200),
  95. QXL_MODE_EX(1920, 1440),
  96. QXL_MODE_EX(2048, 1536),
  97. QXL_MODE_EX(2560, 1440),
  98. QXL_MODE_EX(2560, 1600),
  99. #endif
  100. #if VGA_RAM_SIZE >= (32 * 1024 * 1024)
  101. /* these modes need more than 16 MB video memory */
  102. QXL_MODE_EX(2560, 2048),
  103. QXL_MODE_EX(2800, 2100),
  104. QXL_MODE_EX(3200, 2400),
  105. #endif
  106. };
  107. static PCIQXLDevice *qxl0;
  108. static void qxl_send_events(PCIQXLDevice *d, uint32_t events);
  109. static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async);
  110. static void qxl_reset_memslots(PCIQXLDevice *d);
  111. static void qxl_reset_surfaces(PCIQXLDevice *d);
  112. static void qxl_ring_set_dirty(PCIQXLDevice *qxl);
  113. void qxl_guest_bug(PCIQXLDevice *qxl, const char *msg, ...)
  114. {
  115. #if SPICE_INTERFACE_QXL_MINOR >= 1
  116. qxl_send_events(qxl, QXL_INTERRUPT_ERROR);
  117. #endif
  118. if (qxl->guestdebug) {
  119. va_list ap;
  120. va_start(ap, msg);
  121. fprintf(stderr, "qxl-%d: guest bug: ", qxl->id);
  122. vfprintf(stderr, msg, ap);
  123. fprintf(stderr, "\n");
  124. va_end(ap);
  125. }
  126. }
  127. void qxl_spice_update_area(PCIQXLDevice *qxl, uint32_t surface_id,
  128. struct QXLRect *area, struct QXLRect *dirty_rects,
  129. uint32_t num_dirty_rects,
  130. uint32_t clear_dirty_region,
  131. qxl_async_io async)
  132. {
  133. if (async == QXL_SYNC) {
  134. qxl->ssd.worker->update_area(qxl->ssd.worker, surface_id, area,
  135. dirty_rects, num_dirty_rects, clear_dirty_region);
  136. } else {
  137. #if SPICE_INTERFACE_QXL_MINOR >= 1
  138. spice_qxl_update_area_async(&qxl->ssd.qxl, surface_id, area,
  139. clear_dirty_region, 0);
  140. #else
  141. abort();
  142. #endif
  143. }
  144. }
  145. static void qxl_spice_destroy_surface_wait_complete(PCIQXLDevice *qxl,
  146. uint32_t id)
  147. {
  148. qemu_mutex_lock(&qxl->track_lock);
  149. qxl->guest_surfaces.cmds[id] = 0;
  150. qxl->guest_surfaces.count--;
  151. qemu_mutex_unlock(&qxl->track_lock);
  152. }
  153. static void qxl_spice_destroy_surface_wait(PCIQXLDevice *qxl, uint32_t id,
  154. qxl_async_io async)
  155. {
  156. if (async) {
  157. #if SPICE_INTERFACE_QXL_MINOR < 1
  158. abort();
  159. #else
  160. spice_qxl_destroy_surface_async(&qxl->ssd.qxl, id,
  161. (uint64_t)id);
  162. #endif
  163. } else {
  164. qxl->ssd.worker->destroy_surface_wait(qxl->ssd.worker, id);
  165. qxl_spice_destroy_surface_wait_complete(qxl, id);
  166. }
  167. }
  168. #if SPICE_INTERFACE_QXL_MINOR >= 1
  169. static void qxl_spice_flush_surfaces_async(PCIQXLDevice *qxl)
  170. {
  171. spice_qxl_flush_surfaces_async(&qxl->ssd.qxl, 0);
  172. }
  173. #endif
  174. void qxl_spice_loadvm_commands(PCIQXLDevice *qxl, struct QXLCommandExt *ext,
  175. uint32_t count)
  176. {
  177. qxl->ssd.worker->loadvm_commands(qxl->ssd.worker, ext, count);
  178. }
  179. void qxl_spice_oom(PCIQXLDevice *qxl)
  180. {
  181. qxl->ssd.worker->oom(qxl->ssd.worker);
  182. }
  183. void qxl_spice_reset_memslots(PCIQXLDevice *qxl)
  184. {
  185. qxl->ssd.worker->reset_memslots(qxl->ssd.worker);
  186. }
  187. static void qxl_spice_destroy_surfaces_complete(PCIQXLDevice *qxl)
  188. {
  189. qemu_mutex_lock(&qxl->track_lock);
  190. memset(&qxl->guest_surfaces.cmds, 0, sizeof(qxl->guest_surfaces.cmds));
  191. qxl->guest_surfaces.count = 0;
  192. qemu_mutex_unlock(&qxl->track_lock);
  193. }
  194. static void qxl_spice_destroy_surfaces(PCIQXLDevice *qxl, qxl_async_io async)
  195. {
  196. if (async) {
  197. #if SPICE_INTERFACE_QXL_MINOR < 1
  198. abort();
  199. #else
  200. spice_qxl_destroy_surfaces_async(&qxl->ssd.qxl, 0);
  201. #endif
  202. } else {
  203. qxl->ssd.worker->destroy_surfaces(qxl->ssd.worker);
  204. qxl_spice_destroy_surfaces_complete(qxl);
  205. }
  206. }
  207. void qxl_spice_reset_image_cache(PCIQXLDevice *qxl)
  208. {
  209. qxl->ssd.worker->reset_image_cache(qxl->ssd.worker);
  210. }
  211. void qxl_spice_reset_cursor(PCIQXLDevice *qxl)
  212. {
  213. qxl->ssd.worker->reset_cursor(qxl->ssd.worker);
  214. qemu_mutex_lock(&qxl->track_lock);
  215. qxl->guest_cursor = 0;
  216. qemu_mutex_unlock(&qxl->track_lock);
  217. }
  218. static inline uint32_t msb_mask(uint32_t val)
  219. {
  220. uint32_t mask;
  221. do {
  222. mask = ~(val - 1) & val;
  223. val &= ~mask;
  224. } while (mask < val);
  225. return mask;
  226. }
  227. static ram_addr_t qxl_rom_size(void)
  228. {
  229. uint32_t rom_size = sizeof(QXLRom) + sizeof(QXLModes) + sizeof(qxl_modes);
  230. rom_size = MAX(rom_size, TARGET_PAGE_SIZE);
  231. rom_size = msb_mask(rom_size * 2 - 1);
  232. return rom_size;
  233. }
  234. static void init_qxl_rom(PCIQXLDevice *d)
  235. {
  236. QXLRom *rom = memory_region_get_ram_ptr(&d->rom_bar);
  237. QXLModes *modes = (QXLModes *)(rom + 1);
  238. uint32_t ram_header_size;
  239. uint32_t surface0_area_size;
  240. uint32_t num_pages;
  241. uint32_t fb, maxfb = 0;
  242. int i;
  243. memset(rom, 0, d->rom_size);
  244. rom->magic = cpu_to_le32(QXL_ROM_MAGIC);
  245. rom->id = cpu_to_le32(d->id);
  246. rom->log_level = cpu_to_le32(d->guestdebug);
  247. rom->modes_offset = cpu_to_le32(sizeof(QXLRom));
  248. rom->slot_gen_bits = MEMSLOT_GENERATION_BITS;
  249. rom->slot_id_bits = MEMSLOT_SLOT_BITS;
  250. rom->slots_start = 1;
  251. rom->slots_end = NUM_MEMSLOTS - 1;
  252. rom->n_surfaces = cpu_to_le32(NUM_SURFACES);
  253. modes->n_modes = cpu_to_le32(ARRAY_SIZE(qxl_modes));
  254. for (i = 0; i < modes->n_modes; i++) {
  255. fb = qxl_modes[i].y_res * qxl_modes[i].stride;
  256. if (maxfb < fb) {
  257. maxfb = fb;
  258. }
  259. modes->modes[i].id = cpu_to_le32(i);
  260. modes->modes[i].x_res = cpu_to_le32(qxl_modes[i].x_res);
  261. modes->modes[i].y_res = cpu_to_le32(qxl_modes[i].y_res);
  262. modes->modes[i].bits = cpu_to_le32(qxl_modes[i].bits);
  263. modes->modes[i].stride = cpu_to_le32(qxl_modes[i].stride);
  264. modes->modes[i].x_mili = cpu_to_le32(qxl_modes[i].x_mili);
  265. modes->modes[i].y_mili = cpu_to_le32(qxl_modes[i].y_mili);
  266. modes->modes[i].orientation = cpu_to_le32(qxl_modes[i].orientation);
  267. }
  268. if (maxfb < VGA_RAM_SIZE && d->id == 0)
  269. maxfb = VGA_RAM_SIZE;
  270. ram_header_size = ALIGN(sizeof(QXLRam), 4096);
  271. surface0_area_size = ALIGN(maxfb, 4096);
  272. num_pages = d->vga.vram_size;
  273. num_pages -= ram_header_size;
  274. num_pages -= surface0_area_size;
  275. num_pages = num_pages / TARGET_PAGE_SIZE;
  276. rom->draw_area_offset = cpu_to_le32(0);
  277. rom->surface0_area_size = cpu_to_le32(surface0_area_size);
  278. rom->pages_offset = cpu_to_le32(surface0_area_size);
  279. rom->num_pages = cpu_to_le32(num_pages);
  280. rom->ram_header_offset = cpu_to_le32(d->vga.vram_size - ram_header_size);
  281. d->shadow_rom = *rom;
  282. d->rom = rom;
  283. d->modes = modes;
  284. }
  285. static void init_qxl_ram(PCIQXLDevice *d)
  286. {
  287. uint8_t *buf;
  288. uint64_t *item;
  289. buf = d->vga.vram_ptr;
  290. d->ram = (QXLRam *)(buf + le32_to_cpu(d->shadow_rom.ram_header_offset));
  291. d->ram->magic = cpu_to_le32(QXL_RAM_MAGIC);
  292. d->ram->int_pending = cpu_to_le32(0);
  293. d->ram->int_mask = cpu_to_le32(0);
  294. d->ram->update_surface = 0;
  295. SPICE_RING_INIT(&d->ram->cmd_ring);
  296. SPICE_RING_INIT(&d->ram->cursor_ring);
  297. SPICE_RING_INIT(&d->ram->release_ring);
  298. SPICE_RING_PROD_ITEM(&d->ram->release_ring, item);
  299. *item = 0;
  300. qxl_ring_set_dirty(d);
  301. }
  302. /* can be called from spice server thread context */
  303. static void qxl_set_dirty(MemoryRegion *mr, ram_addr_t addr, ram_addr_t end)
  304. {
  305. while (addr < end) {
  306. memory_region_set_dirty(mr, addr);
  307. addr += TARGET_PAGE_SIZE;
  308. }
  309. }
  310. static void qxl_rom_set_dirty(PCIQXLDevice *qxl)
  311. {
  312. qxl_set_dirty(&qxl->rom_bar, 0, qxl->rom_size);
  313. }
  314. /* called from spice server thread context only */
  315. static void qxl_ram_set_dirty(PCIQXLDevice *qxl, void *ptr)
  316. {
  317. void *base = qxl->vga.vram_ptr;
  318. intptr_t offset;
  319. offset = ptr - base;
  320. offset &= ~(TARGET_PAGE_SIZE-1);
  321. assert(offset < qxl->vga.vram_size);
  322. qxl_set_dirty(&qxl->vga.vram, offset, offset + TARGET_PAGE_SIZE);
  323. }
  324. /* can be called from spice server thread context */
  325. static void qxl_ring_set_dirty(PCIQXLDevice *qxl)
  326. {
  327. ram_addr_t addr = qxl->shadow_rom.ram_header_offset;
  328. ram_addr_t end = qxl->vga.vram_size;
  329. qxl_set_dirty(&qxl->vga.vram, addr, end);
  330. }
  331. /*
  332. * keep track of some command state, for savevm/loadvm.
  333. * called from spice server thread context only
  334. */
  335. static void qxl_track_command(PCIQXLDevice *qxl, struct QXLCommandExt *ext)
  336. {
  337. switch (le32_to_cpu(ext->cmd.type)) {
  338. case QXL_CMD_SURFACE:
  339. {
  340. QXLSurfaceCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id);
  341. uint32_t id = le32_to_cpu(cmd->surface_id);
  342. PANIC_ON(id >= NUM_SURFACES);
  343. qemu_mutex_lock(&qxl->track_lock);
  344. if (cmd->type == QXL_SURFACE_CMD_CREATE) {
  345. qxl->guest_surfaces.cmds[id] = ext->cmd.data;
  346. qxl->guest_surfaces.count++;
  347. if (qxl->guest_surfaces.max < qxl->guest_surfaces.count)
  348. qxl->guest_surfaces.max = qxl->guest_surfaces.count;
  349. }
  350. if (cmd->type == QXL_SURFACE_CMD_DESTROY) {
  351. qxl->guest_surfaces.cmds[id] = 0;
  352. qxl->guest_surfaces.count--;
  353. }
  354. qemu_mutex_unlock(&qxl->track_lock);
  355. break;
  356. }
  357. case QXL_CMD_CURSOR:
  358. {
  359. QXLCursorCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id);
  360. if (cmd->type == QXL_CURSOR_SET) {
  361. qemu_mutex_lock(&qxl->track_lock);
  362. qxl->guest_cursor = ext->cmd.data;
  363. qemu_mutex_unlock(&qxl->track_lock);
  364. }
  365. break;
  366. }
  367. }
  368. }
  369. /* spice display interface callbacks */
  370. static void interface_attach_worker(QXLInstance *sin, QXLWorker *qxl_worker)
  371. {
  372. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  373. dprint(qxl, 1, "%s:\n", __FUNCTION__);
  374. qxl->ssd.worker = qxl_worker;
  375. }
  376. static void interface_set_compression_level(QXLInstance *sin, int level)
  377. {
  378. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  379. dprint(qxl, 1, "%s: %d\n", __FUNCTION__, level);
  380. qxl->shadow_rom.compression_level = cpu_to_le32(level);
  381. qxl->rom->compression_level = cpu_to_le32(level);
  382. qxl_rom_set_dirty(qxl);
  383. }
  384. static void interface_set_mm_time(QXLInstance *sin, uint32_t mm_time)
  385. {
  386. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  387. qxl->shadow_rom.mm_clock = cpu_to_le32(mm_time);
  388. qxl->rom->mm_clock = cpu_to_le32(mm_time);
  389. qxl_rom_set_dirty(qxl);
  390. }
  391. static void interface_get_init_info(QXLInstance *sin, QXLDevInitInfo *info)
  392. {
  393. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  394. dprint(qxl, 1, "%s:\n", __FUNCTION__);
  395. info->memslot_gen_bits = MEMSLOT_GENERATION_BITS;
  396. info->memslot_id_bits = MEMSLOT_SLOT_BITS;
  397. info->num_memslots = NUM_MEMSLOTS;
  398. info->num_memslots_groups = NUM_MEMSLOTS_GROUPS;
  399. info->internal_groupslot_id = 0;
  400. info->qxl_ram_size = le32_to_cpu(qxl->shadow_rom.num_pages) << TARGET_PAGE_BITS;
  401. info->n_surfaces = NUM_SURFACES;
  402. }
  403. static const char *qxl_mode_to_string(int mode)
  404. {
  405. switch (mode) {
  406. case QXL_MODE_COMPAT:
  407. return "compat";
  408. case QXL_MODE_NATIVE:
  409. return "native";
  410. case QXL_MODE_UNDEFINED:
  411. return "undefined";
  412. case QXL_MODE_VGA:
  413. return "vga";
  414. }
  415. return "INVALID";
  416. }
  417. static const char *io_port_to_string(uint32_t io_port)
  418. {
  419. if (io_port >= QXL_IO_RANGE_SIZE) {
  420. return "out of range";
  421. }
  422. static const char *io_port_to_string[QXL_IO_RANGE_SIZE + 1] = {
  423. [QXL_IO_NOTIFY_CMD] = "QXL_IO_NOTIFY_CMD",
  424. [QXL_IO_NOTIFY_CURSOR] = "QXL_IO_NOTIFY_CURSOR",
  425. [QXL_IO_UPDATE_AREA] = "QXL_IO_UPDATE_AREA",
  426. [QXL_IO_UPDATE_IRQ] = "QXL_IO_UPDATE_IRQ",
  427. [QXL_IO_NOTIFY_OOM] = "QXL_IO_NOTIFY_OOM",
  428. [QXL_IO_RESET] = "QXL_IO_RESET",
  429. [QXL_IO_SET_MODE] = "QXL_IO_SET_MODE",
  430. [QXL_IO_LOG] = "QXL_IO_LOG",
  431. [QXL_IO_MEMSLOT_ADD] = "QXL_IO_MEMSLOT_ADD",
  432. [QXL_IO_MEMSLOT_DEL] = "QXL_IO_MEMSLOT_DEL",
  433. [QXL_IO_DETACH_PRIMARY] = "QXL_IO_DETACH_PRIMARY",
  434. [QXL_IO_ATTACH_PRIMARY] = "QXL_IO_ATTACH_PRIMARY",
  435. [QXL_IO_CREATE_PRIMARY] = "QXL_IO_CREATE_PRIMARY",
  436. [QXL_IO_DESTROY_PRIMARY] = "QXL_IO_DESTROY_PRIMARY",
  437. [QXL_IO_DESTROY_SURFACE_WAIT] = "QXL_IO_DESTROY_SURFACE_WAIT",
  438. [QXL_IO_DESTROY_ALL_SURFACES] = "QXL_IO_DESTROY_ALL_SURFACES",
  439. #if SPICE_INTERFACE_QXL_MINOR >= 1
  440. [QXL_IO_UPDATE_AREA_ASYNC] = "QXL_IO_UPDATE_AREA_ASYNC",
  441. [QXL_IO_MEMSLOT_ADD_ASYNC] = "QXL_IO_MEMSLOT_ADD_ASYNC",
  442. [QXL_IO_CREATE_PRIMARY_ASYNC] = "QXL_IO_CREATE_PRIMARY_ASYNC",
  443. [QXL_IO_DESTROY_PRIMARY_ASYNC] = "QXL_IO_DESTROY_PRIMARY_ASYNC",
  444. [QXL_IO_DESTROY_SURFACE_ASYNC] = "QXL_IO_DESTROY_SURFACE_ASYNC",
  445. [QXL_IO_DESTROY_ALL_SURFACES_ASYNC]
  446. = "QXL_IO_DESTROY_ALL_SURFACES_ASYNC",
  447. [QXL_IO_FLUSH_SURFACES_ASYNC] = "QXL_IO_FLUSH_SURFACES_ASYNC",
  448. [QXL_IO_FLUSH_RELEASE] = "QXL_IO_FLUSH_RELEASE",
  449. #endif
  450. };
  451. return io_port_to_string[io_port];
  452. }
  453. /* called from spice server thread context only */
  454. static int interface_get_command(QXLInstance *sin, struct QXLCommandExt *ext)
  455. {
  456. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  457. SimpleSpiceUpdate *update;
  458. QXLCommandRing *ring;
  459. QXLCommand *cmd;
  460. int notify, ret;
  461. switch (qxl->mode) {
  462. case QXL_MODE_VGA:
  463. dprint(qxl, 2, "%s: vga\n", __FUNCTION__);
  464. ret = false;
  465. qemu_mutex_lock(&qxl->ssd.lock);
  466. if (qxl->ssd.update != NULL) {
  467. update = qxl->ssd.update;
  468. qxl->ssd.update = NULL;
  469. *ext = update->ext;
  470. ret = true;
  471. }
  472. qemu_mutex_unlock(&qxl->ssd.lock);
  473. if (ret) {
  474. dprint(qxl, 2, "%s %s\n", __FUNCTION__, qxl_mode_to_string(qxl->mode));
  475. qxl_log_command(qxl, "vga", ext);
  476. }
  477. return ret;
  478. case QXL_MODE_COMPAT:
  479. case QXL_MODE_NATIVE:
  480. case QXL_MODE_UNDEFINED:
  481. dprint(qxl, 4, "%s: %s\n", __FUNCTION__, qxl_mode_to_string(qxl->mode));
  482. ring = &qxl->ram->cmd_ring;
  483. if (SPICE_RING_IS_EMPTY(ring)) {
  484. return false;
  485. }
  486. dprint(qxl, 2, "%s: %s\n", __FUNCTION__, qxl_mode_to_string(qxl->mode));
  487. SPICE_RING_CONS_ITEM(ring, cmd);
  488. ext->cmd = *cmd;
  489. ext->group_id = MEMSLOT_GROUP_GUEST;
  490. ext->flags = qxl->cmdflags;
  491. SPICE_RING_POP(ring, notify);
  492. qxl_ring_set_dirty(qxl);
  493. if (notify) {
  494. qxl_send_events(qxl, QXL_INTERRUPT_DISPLAY);
  495. }
  496. qxl->guest_primary.commands++;
  497. qxl_track_command(qxl, ext);
  498. qxl_log_command(qxl, "cmd", ext);
  499. return true;
  500. default:
  501. return false;
  502. }
  503. }
  504. /* called from spice server thread context only */
  505. static int interface_req_cmd_notification(QXLInstance *sin)
  506. {
  507. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  508. int wait = 1;
  509. switch (qxl->mode) {
  510. case QXL_MODE_COMPAT:
  511. case QXL_MODE_NATIVE:
  512. case QXL_MODE_UNDEFINED:
  513. SPICE_RING_CONS_WAIT(&qxl->ram->cmd_ring, wait);
  514. qxl_ring_set_dirty(qxl);
  515. break;
  516. default:
  517. /* nothing */
  518. break;
  519. }
  520. return wait;
  521. }
  522. /* called from spice server thread context only */
  523. static inline void qxl_push_free_res(PCIQXLDevice *d, int flush)
  524. {
  525. QXLReleaseRing *ring = &d->ram->release_ring;
  526. uint64_t *item;
  527. int notify;
  528. #define QXL_FREE_BUNCH_SIZE 32
  529. if (ring->prod - ring->cons + 1 == ring->num_items) {
  530. /* ring full -- can't push */
  531. return;
  532. }
  533. if (!flush && d->oom_running) {
  534. /* collect everything from oom handler before pushing */
  535. return;
  536. }
  537. if (!flush && d->num_free_res < QXL_FREE_BUNCH_SIZE) {
  538. /* collect a bit more before pushing */
  539. return;
  540. }
  541. SPICE_RING_PUSH(ring, notify);
  542. dprint(d, 2, "free: push %d items, notify %s, ring %d/%d [%d,%d]\n",
  543. d->num_free_res, notify ? "yes" : "no",
  544. ring->prod - ring->cons, ring->num_items,
  545. ring->prod, ring->cons);
  546. if (notify) {
  547. qxl_send_events(d, QXL_INTERRUPT_DISPLAY);
  548. }
  549. SPICE_RING_PROD_ITEM(ring, item);
  550. *item = 0;
  551. d->num_free_res = 0;
  552. d->last_release = NULL;
  553. qxl_ring_set_dirty(d);
  554. }
  555. /* called from spice server thread context only */
  556. static void interface_release_resource(QXLInstance *sin,
  557. struct QXLReleaseInfoExt ext)
  558. {
  559. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  560. QXLReleaseRing *ring;
  561. uint64_t *item, id;
  562. if (ext.group_id == MEMSLOT_GROUP_HOST) {
  563. /* host group -> vga mode update request */
  564. qemu_spice_destroy_update(&qxl->ssd, (void*)ext.info->id);
  565. return;
  566. }
  567. /*
  568. * ext->info points into guest-visible memory
  569. * pci bar 0, $command.release_info
  570. */
  571. ring = &qxl->ram->release_ring;
  572. SPICE_RING_PROD_ITEM(ring, item);
  573. if (*item == 0) {
  574. /* stick head into the ring */
  575. id = ext.info->id;
  576. ext.info->next = 0;
  577. qxl_ram_set_dirty(qxl, &ext.info->next);
  578. *item = id;
  579. qxl_ring_set_dirty(qxl);
  580. } else {
  581. /* append item to the list */
  582. qxl->last_release->next = ext.info->id;
  583. qxl_ram_set_dirty(qxl, &qxl->last_release->next);
  584. ext.info->next = 0;
  585. qxl_ram_set_dirty(qxl, &ext.info->next);
  586. }
  587. qxl->last_release = ext.info;
  588. qxl->num_free_res++;
  589. dprint(qxl, 3, "%4d\r", qxl->num_free_res);
  590. qxl_push_free_res(qxl, 0);
  591. }
  592. /* called from spice server thread context only */
  593. static int interface_get_cursor_command(QXLInstance *sin, struct QXLCommandExt *ext)
  594. {
  595. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  596. QXLCursorRing *ring;
  597. QXLCommand *cmd;
  598. int notify;
  599. switch (qxl->mode) {
  600. case QXL_MODE_COMPAT:
  601. case QXL_MODE_NATIVE:
  602. case QXL_MODE_UNDEFINED:
  603. ring = &qxl->ram->cursor_ring;
  604. if (SPICE_RING_IS_EMPTY(ring)) {
  605. return false;
  606. }
  607. SPICE_RING_CONS_ITEM(ring, cmd);
  608. ext->cmd = *cmd;
  609. ext->group_id = MEMSLOT_GROUP_GUEST;
  610. ext->flags = qxl->cmdflags;
  611. SPICE_RING_POP(ring, notify);
  612. qxl_ring_set_dirty(qxl);
  613. if (notify) {
  614. qxl_send_events(qxl, QXL_INTERRUPT_CURSOR);
  615. }
  616. qxl->guest_primary.commands++;
  617. qxl_track_command(qxl, ext);
  618. qxl_log_command(qxl, "csr", ext);
  619. if (qxl->id == 0) {
  620. qxl_render_cursor(qxl, ext);
  621. }
  622. return true;
  623. default:
  624. return false;
  625. }
  626. }
  627. /* called from spice server thread context only */
  628. static int interface_req_cursor_notification(QXLInstance *sin)
  629. {
  630. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  631. int wait = 1;
  632. switch (qxl->mode) {
  633. case QXL_MODE_COMPAT:
  634. case QXL_MODE_NATIVE:
  635. case QXL_MODE_UNDEFINED:
  636. SPICE_RING_CONS_WAIT(&qxl->ram->cursor_ring, wait);
  637. qxl_ring_set_dirty(qxl);
  638. break;
  639. default:
  640. /* nothing */
  641. break;
  642. }
  643. return wait;
  644. }
  645. /* called from spice server thread context */
  646. static void interface_notify_update(QXLInstance *sin, uint32_t update_id)
  647. {
  648. fprintf(stderr, "%s: abort()\n", __FUNCTION__);
  649. abort();
  650. }
  651. /* called from spice server thread context only */
  652. static int interface_flush_resources(QXLInstance *sin)
  653. {
  654. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  655. int ret;
  656. dprint(qxl, 1, "free: guest flush (have %d)\n", qxl->num_free_res);
  657. ret = qxl->num_free_res;
  658. if (ret) {
  659. qxl_push_free_res(qxl, 1);
  660. }
  661. return ret;
  662. }
  663. static void qxl_create_guest_primary_complete(PCIQXLDevice *d);
  664. #if SPICE_INTERFACE_QXL_MINOR >= 1
  665. /* called from spice server thread context only */
  666. static void interface_async_complete(QXLInstance *sin, uint64_t cookie)
  667. {
  668. PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
  669. uint32_t current_async;
  670. qemu_mutex_lock(&qxl->async_lock);
  671. current_async = qxl->current_async;
  672. qxl->current_async = QXL_UNDEFINED_IO;
  673. qemu_mutex_unlock(&qxl->async_lock);
  674. dprint(qxl, 2, "async_complete: %d (%ld) done\n", current_async, cookie);
  675. switch (current_async) {
  676. case QXL_IO_CREATE_PRIMARY_ASYNC:
  677. qxl_create_guest_primary_complete(qxl);
  678. break;
  679. case QXL_IO_DESTROY_ALL_SURFACES_ASYNC:
  680. qxl_spice_destroy_surfaces_complete(qxl);
  681. break;
  682. case QXL_IO_DESTROY_SURFACE_ASYNC:
  683. qxl_spice_destroy_surface_wait_complete(qxl, (uint32_t)cookie);
  684. break;
  685. }
  686. qxl_send_events(qxl, QXL_INTERRUPT_IO_CMD);
  687. }
  688. #endif
  689. static const QXLInterface qxl_interface = {
  690. .base.type = SPICE_INTERFACE_QXL,
  691. .base.description = "qxl gpu",
  692. .base.major_version = SPICE_INTERFACE_QXL_MAJOR,
  693. .base.minor_version = SPICE_INTERFACE_QXL_MINOR,
  694. .attache_worker = interface_attach_worker,
  695. .set_compression_level = interface_set_compression_level,
  696. .set_mm_time = interface_set_mm_time,
  697. .get_init_info = interface_get_init_info,
  698. /* the callbacks below are called from spice server thread context */
  699. .get_command = interface_get_command,
  700. .req_cmd_notification = interface_req_cmd_notification,
  701. .release_resource = interface_release_resource,
  702. .get_cursor_command = interface_get_cursor_command,
  703. .req_cursor_notification = interface_req_cursor_notification,
  704. .notify_update = interface_notify_update,
  705. .flush_resources = interface_flush_resources,
  706. #if SPICE_INTERFACE_QXL_MINOR >= 1
  707. .async_complete = interface_async_complete,
  708. #endif
  709. };
  710. static void qxl_enter_vga_mode(PCIQXLDevice *d)
  711. {
  712. if (d->mode == QXL_MODE_VGA) {
  713. return;
  714. }
  715. dprint(d, 1, "%s\n", __FUNCTION__);
  716. qemu_spice_create_host_primary(&d->ssd);
  717. d->mode = QXL_MODE_VGA;
  718. memset(&d->ssd.dirty, 0, sizeof(d->ssd.dirty));
  719. }
  720. static void qxl_exit_vga_mode(PCIQXLDevice *d)
  721. {
  722. if (d->mode != QXL_MODE_VGA) {
  723. return;
  724. }
  725. dprint(d, 1, "%s\n", __FUNCTION__);
  726. qxl_destroy_primary(d, QXL_SYNC);
  727. }
  728. static void qxl_update_irq(PCIQXLDevice *d)
  729. {
  730. uint32_t pending = le32_to_cpu(d->ram->int_pending);
  731. uint32_t mask = le32_to_cpu(d->ram->int_mask);
  732. int level = !!(pending & mask);
  733. qemu_set_irq(d->pci.irq[0], level);
  734. qxl_ring_set_dirty(d);
  735. }
  736. static void qxl_check_state(PCIQXLDevice *d)
  737. {
  738. QXLRam *ram = d->ram;
  739. assert(!d->ssd.running || SPICE_RING_IS_EMPTY(&ram->cmd_ring));
  740. assert(!d->ssd.running || SPICE_RING_IS_EMPTY(&ram->cursor_ring));
  741. }
  742. static void qxl_reset_state(PCIQXLDevice *d)
  743. {
  744. QXLRom *rom = d->rom;
  745. qxl_check_state(d);
  746. d->shadow_rom.update_id = cpu_to_le32(0);
  747. *rom = d->shadow_rom;
  748. qxl_rom_set_dirty(d);
  749. init_qxl_ram(d);
  750. d->num_free_res = 0;
  751. d->last_release = NULL;
  752. memset(&d->ssd.dirty, 0, sizeof(d->ssd.dirty));
  753. }
  754. static void qxl_soft_reset(PCIQXLDevice *d)
  755. {
  756. dprint(d, 1, "%s:\n", __FUNCTION__);
  757. qxl_check_state(d);
  758. if (d->id == 0) {
  759. qxl_enter_vga_mode(d);
  760. } else {
  761. d->mode = QXL_MODE_UNDEFINED;
  762. }
  763. }
  764. static void qxl_hard_reset(PCIQXLDevice *d, int loadvm)
  765. {
  766. dprint(d, 1, "%s: start%s\n", __FUNCTION__,
  767. loadvm ? " (loadvm)" : "");
  768. qxl_spice_reset_cursor(d);
  769. qxl_spice_reset_image_cache(d);
  770. qxl_reset_surfaces(d);
  771. qxl_reset_memslots(d);
  772. /* pre loadvm reset must not touch QXLRam. This lives in
  773. * device memory, is migrated together with RAM and thus
  774. * already loaded at this point */
  775. if (!loadvm) {
  776. qxl_reset_state(d);
  777. }
  778. qemu_spice_create_host_memslot(&d->ssd);
  779. qxl_soft_reset(d);
  780. dprint(d, 1, "%s: done\n", __FUNCTION__);
  781. }
  782. static void qxl_reset_handler(DeviceState *dev)
  783. {
  784. PCIQXLDevice *d = DO_UPCAST(PCIQXLDevice, pci.qdev, dev);
  785. qxl_hard_reset(d, 0);
  786. }
  787. static void qxl_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
  788. {
  789. VGACommonState *vga = opaque;
  790. PCIQXLDevice *qxl = container_of(vga, PCIQXLDevice, vga);
  791. if (qxl->mode != QXL_MODE_VGA) {
  792. dprint(qxl, 1, "%s\n", __FUNCTION__);
  793. qxl_destroy_primary(qxl, QXL_SYNC);
  794. qxl_soft_reset(qxl);
  795. }
  796. vga_ioport_write(opaque, addr, val);
  797. }
  798. static const MemoryRegionPortio qxl_vga_portio_list[] = {
  799. { 0x04, 2, 1, .read = vga_ioport_read,
  800. .write = qxl_vga_ioport_write }, /* 3b4 */
  801. { 0x0a, 1, 1, .read = vga_ioport_read,
  802. .write = qxl_vga_ioport_write }, /* 3ba */
  803. { 0x10, 16, 1, .read = vga_ioport_read,
  804. .write = qxl_vga_ioport_write }, /* 3c0 */
  805. { 0x24, 2, 1, .read = vga_ioport_read,
  806. .write = qxl_vga_ioport_write }, /* 3d4 */
  807. { 0x2a, 1, 1, .read = vga_ioport_read,
  808. .write = qxl_vga_ioport_write }, /* 3da */
  809. PORTIO_END_OF_LIST(),
  810. };
  811. static void qxl_add_memslot(PCIQXLDevice *d, uint32_t slot_id, uint64_t delta,
  812. qxl_async_io async)
  813. {
  814. static const int regions[] = {
  815. QXL_RAM_RANGE_INDEX,
  816. QXL_VRAM_RANGE_INDEX,
  817. };
  818. uint64_t guest_start;
  819. uint64_t guest_end;
  820. int pci_region;
  821. pcibus_t pci_start;
  822. pcibus_t pci_end;
  823. intptr_t virt_start;
  824. QXLDevMemSlot memslot;
  825. int i;
  826. guest_start = le64_to_cpu(d->guest_slots[slot_id].slot.mem_start);
  827. guest_end = le64_to_cpu(d->guest_slots[slot_id].slot.mem_end);
  828. dprint(d, 1, "%s: slot %d: guest phys 0x%" PRIx64 " - 0x%" PRIx64 "\n",
  829. __FUNCTION__, slot_id,
  830. guest_start, guest_end);
  831. PANIC_ON(slot_id >= NUM_MEMSLOTS);
  832. PANIC_ON(guest_start > guest_end);
  833. for (i = 0; i < ARRAY_SIZE(regions); i++) {
  834. pci_region = regions[i];
  835. pci_start = d->pci.io_regions[pci_region].addr;
  836. pci_end = pci_start + d->pci.io_regions[pci_region].size;
  837. /* mapped? */
  838. if (pci_start == -1) {
  839. continue;
  840. }
  841. /* start address in range ? */
  842. if (guest_start < pci_start || guest_start > pci_end) {
  843. continue;
  844. }
  845. /* end address in range ? */
  846. if (guest_end > pci_end) {
  847. continue;
  848. }
  849. /* passed */
  850. break;
  851. }
  852. PANIC_ON(i == ARRAY_SIZE(regions)); /* finished loop without match */
  853. switch (pci_region) {
  854. case QXL_RAM_RANGE_INDEX:
  855. virt_start = (intptr_t)memory_region_get_ram_ptr(&d->vga.vram);
  856. break;
  857. case QXL_VRAM_RANGE_INDEX:
  858. virt_start = (intptr_t)memory_region_get_ram_ptr(&d->vram_bar);
  859. break;
  860. default:
  861. /* should not happen */
  862. abort();
  863. }
  864. memslot.slot_id = slot_id;
  865. memslot.slot_group_id = MEMSLOT_GROUP_GUEST; /* guest group */
  866. memslot.virt_start = virt_start + (guest_start - pci_start);
  867. memslot.virt_end = virt_start + (guest_end - pci_start);
  868. memslot.addr_delta = memslot.virt_start - delta;
  869. memslot.generation = d->rom->slot_generation = 0;
  870. qxl_rom_set_dirty(d);
  871. dprint(d, 1, "%s: slot %d: host virt 0x%lx - 0x%lx\n",
  872. __FUNCTION__, memslot.slot_id,
  873. memslot.virt_start, memslot.virt_end);
  874. qemu_spice_add_memslot(&d->ssd, &memslot, async);
  875. d->guest_slots[slot_id].ptr = (void*)memslot.virt_start;
  876. d->guest_slots[slot_id].size = memslot.virt_end - memslot.virt_start;
  877. d->guest_slots[slot_id].delta = delta;
  878. d->guest_slots[slot_id].active = 1;
  879. }
  880. static void qxl_del_memslot(PCIQXLDevice *d, uint32_t slot_id)
  881. {
  882. dprint(d, 1, "%s: slot %d\n", __FUNCTION__, slot_id);
  883. qemu_spice_del_memslot(&d->ssd, MEMSLOT_GROUP_HOST, slot_id);
  884. d->guest_slots[slot_id].active = 0;
  885. }
  886. static void qxl_reset_memslots(PCIQXLDevice *d)
  887. {
  888. dprint(d, 1, "%s:\n", __FUNCTION__);
  889. qxl_spice_reset_memslots(d);
  890. memset(&d->guest_slots, 0, sizeof(d->guest_slots));
  891. }
  892. static void qxl_reset_surfaces(PCIQXLDevice *d)
  893. {
  894. dprint(d, 1, "%s:\n", __FUNCTION__);
  895. d->mode = QXL_MODE_UNDEFINED;
  896. qxl_spice_destroy_surfaces(d, QXL_SYNC);
  897. }
  898. /* called from spice server thread context only */
  899. void *qxl_phys2virt(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, int group_id)
  900. {
  901. uint64_t phys = le64_to_cpu(pqxl);
  902. uint32_t slot = (phys >> (64 - 8)) & 0xff;
  903. uint64_t offset = phys & 0xffffffffffff;
  904. switch (group_id) {
  905. case MEMSLOT_GROUP_HOST:
  906. return (void*)offset;
  907. case MEMSLOT_GROUP_GUEST:
  908. PANIC_ON(slot > NUM_MEMSLOTS);
  909. PANIC_ON(!qxl->guest_slots[slot].active);
  910. PANIC_ON(offset < qxl->guest_slots[slot].delta);
  911. offset -= qxl->guest_slots[slot].delta;
  912. PANIC_ON(offset > qxl->guest_slots[slot].size)
  913. return qxl->guest_slots[slot].ptr + offset;
  914. default:
  915. PANIC_ON(1);
  916. }
  917. }
  918. static void qxl_create_guest_primary_complete(PCIQXLDevice *qxl)
  919. {
  920. /* for local rendering */
  921. qxl_render_resize(qxl);
  922. }
  923. static void qxl_create_guest_primary(PCIQXLDevice *qxl, int loadvm,
  924. qxl_async_io async)
  925. {
  926. QXLDevSurfaceCreate surface;
  927. QXLSurfaceCreate *sc = &qxl->guest_primary.surface;
  928. assert(qxl->mode != QXL_MODE_NATIVE);
  929. qxl_exit_vga_mode(qxl);
  930. dprint(qxl, 1, "%s: %dx%d\n", __FUNCTION__,
  931. le32_to_cpu(sc->width), le32_to_cpu(sc->height));
  932. surface.format = le32_to_cpu(sc->format);
  933. surface.height = le32_to_cpu(sc->height);
  934. surface.mem = le64_to_cpu(sc->mem);
  935. surface.position = le32_to_cpu(sc->position);
  936. surface.stride = le32_to_cpu(sc->stride);
  937. surface.width = le32_to_cpu(sc->width);
  938. surface.type = le32_to_cpu(sc->type);
  939. surface.flags = le32_to_cpu(sc->flags);
  940. surface.mouse_mode = true;
  941. surface.group_id = MEMSLOT_GROUP_GUEST;
  942. if (loadvm) {
  943. surface.flags |= QXL_SURF_FLAG_KEEP_DATA;
  944. }
  945. qxl->mode = QXL_MODE_NATIVE;
  946. qxl->cmdflags = 0;
  947. qemu_spice_create_primary_surface(&qxl->ssd, 0, &surface, async);
  948. if (async == QXL_SYNC) {
  949. qxl_create_guest_primary_complete(qxl);
  950. }
  951. }
  952. /* return 1 if surface destoy was initiated (in QXL_ASYNC case) or
  953. * done (in QXL_SYNC case), 0 otherwise. */
  954. static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async)
  955. {
  956. if (d->mode == QXL_MODE_UNDEFINED) {
  957. return 0;
  958. }
  959. dprint(d, 1, "%s\n", __FUNCTION__);
  960. d->mode = QXL_MODE_UNDEFINED;
  961. qemu_spice_destroy_primary_surface(&d->ssd, 0, async);
  962. qxl_spice_reset_cursor(d);
  963. return 1;
  964. }
  965. static void qxl_set_mode(PCIQXLDevice *d, int modenr, int loadvm)
  966. {
  967. pcibus_t start = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr;
  968. pcibus_t end = d->pci.io_regions[QXL_RAM_RANGE_INDEX].size + start;
  969. QXLMode *mode = d->modes->modes + modenr;
  970. uint64_t devmem = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr;
  971. QXLMemSlot slot = {
  972. .mem_start = start,
  973. .mem_end = end
  974. };
  975. QXLSurfaceCreate surface = {
  976. .width = mode->x_res,
  977. .height = mode->y_res,
  978. .stride = -mode->x_res * 4,
  979. .format = SPICE_SURFACE_FMT_32_xRGB,
  980. .flags = loadvm ? QXL_SURF_FLAG_KEEP_DATA : 0,
  981. .mouse_mode = true,
  982. .mem = devmem + d->shadow_rom.draw_area_offset,
  983. };
  984. dprint(d, 1, "%s: mode %d [ %d x %d @ %d bpp devmem 0x%" PRIx64 " ]\n",
  985. __func__, modenr, mode->x_res, mode->y_res, mode->bits, devmem);
  986. if (!loadvm) {
  987. qxl_hard_reset(d, 0);
  988. }
  989. d->guest_slots[0].slot = slot;
  990. qxl_add_memslot(d, 0, devmem, QXL_SYNC);
  991. d->guest_primary.surface = surface;
  992. qxl_create_guest_primary(d, 0, QXL_SYNC);
  993. d->mode = QXL_MODE_COMPAT;
  994. d->cmdflags = QXL_COMMAND_FLAG_COMPAT;
  995. #ifdef QXL_COMMAND_FLAG_COMPAT_16BPP /* new in spice 0.6.1 */
  996. if (mode->bits == 16) {
  997. d->cmdflags |= QXL_COMMAND_FLAG_COMPAT_16BPP;
  998. }
  999. #endif
  1000. d->shadow_rom.mode = cpu_to_le32(modenr);
  1001. d->rom->mode = cpu_to_le32(modenr);
  1002. qxl_rom_set_dirty(d);
  1003. }
  1004. static void ioport_write(void *opaque, target_phys_addr_t addr,
  1005. uint64_t val, unsigned size)
  1006. {
  1007. PCIQXLDevice *d = opaque;
  1008. uint32_t io_port = addr;
  1009. qxl_async_io async = QXL_SYNC;
  1010. #if SPICE_INTERFACE_QXL_MINOR >= 1
  1011. uint32_t orig_io_port = io_port;
  1012. #endif
  1013. switch (io_port) {
  1014. case QXL_IO_RESET:
  1015. case QXL_IO_SET_MODE:
  1016. case QXL_IO_MEMSLOT_ADD:
  1017. case QXL_IO_MEMSLOT_DEL:
  1018. case QXL_IO_CREATE_PRIMARY:
  1019. case QXL_IO_UPDATE_IRQ:
  1020. case QXL_IO_LOG:
  1021. #if SPICE_INTERFACE_QXL_MINOR >= 1
  1022. case QXL_IO_MEMSLOT_ADD_ASYNC:
  1023. case QXL_IO_CREATE_PRIMARY_ASYNC:
  1024. #endif
  1025. break;
  1026. default:
  1027. if (d->mode != QXL_MODE_VGA) {
  1028. break;
  1029. }
  1030. dprint(d, 1, "%s: unexpected port 0x%x (%s) in vga mode\n",
  1031. __func__, io_port, io_port_to_string(io_port));
  1032. #if SPICE_INTERFACE_QXL_MINOR >= 1
  1033. /* be nice to buggy guest drivers */
  1034. if (io_port >= QXL_IO_UPDATE_AREA_ASYNC &&
  1035. io_port <= QXL_IO_DESTROY_ALL_SURFACES_ASYNC) {
  1036. qxl_send_events(d, QXL_INTERRUPT_IO_CMD);
  1037. }
  1038. #endif
  1039. return;
  1040. }
  1041. #if SPICE_INTERFACE_QXL_MINOR >= 1
  1042. /* we change the io_port to avoid ifdeffery in the main switch */
  1043. orig_io_port = io_port;
  1044. switch (io_port) {
  1045. case QXL_IO_UPDATE_AREA_ASYNC:
  1046. io_port = QXL_IO_UPDATE_AREA;
  1047. goto async_common;
  1048. case QXL_IO_MEMSLOT_ADD_ASYNC:
  1049. io_port = QXL_IO_MEMSLOT_ADD;
  1050. goto async_common;
  1051. case QXL_IO_CREATE_PRIMARY_ASYNC:
  1052. io_port = QXL_IO_CREATE_PRIMARY;
  1053. goto async_common;
  1054. case QXL_IO_DESTROY_PRIMARY_ASYNC:
  1055. io_port = QXL_IO_DESTROY_PRIMARY;
  1056. goto async_common;
  1057. case QXL_IO_DESTROY_SURFACE_ASYNC:
  1058. io_port = QXL_IO_DESTROY_SURFACE_WAIT;
  1059. goto async_common;
  1060. case QXL_IO_DESTROY_ALL_SURFACES_ASYNC:
  1061. io_port = QXL_IO_DESTROY_ALL_SURFACES;
  1062. goto async_common;
  1063. case QXL_IO_FLUSH_SURFACES_ASYNC:
  1064. async_common:
  1065. async = QXL_ASYNC;
  1066. qemu_mutex_lock(&d->async_lock);
  1067. if (d->current_async != QXL_UNDEFINED_IO) {
  1068. qxl_guest_bug(d, "%d async started before last (%d) complete",
  1069. io_port, d->current_async);
  1070. qemu_mutex_unlock(&d->async_lock);
  1071. return;
  1072. }
  1073. d->current_async = orig_io_port;
  1074. qemu_mutex_unlock(&d->async_lock);
  1075. dprint(d, 2, "start async %d (%"PRId64")\n", io_port, val);
  1076. break;
  1077. default:
  1078. break;
  1079. }
  1080. #endif
  1081. switch (io_port) {
  1082. case QXL_IO_UPDATE_AREA:
  1083. {
  1084. QXLRect update = d->ram->update_area;
  1085. qxl_spice_update_area(d, d->ram->update_surface,
  1086. &update, NULL, 0, 0, async);
  1087. break;
  1088. }
  1089. case QXL_IO_NOTIFY_CMD:
  1090. qemu_spice_wakeup(&d->ssd);
  1091. break;
  1092. case QXL_IO_NOTIFY_CURSOR:
  1093. qemu_spice_wakeup(&d->ssd);
  1094. break;
  1095. case QXL_IO_UPDATE_IRQ:
  1096. qxl_update_irq(d);
  1097. break;
  1098. case QXL_IO_NOTIFY_OOM:
  1099. if (!SPICE_RING_IS_EMPTY(&d->ram->release_ring)) {
  1100. break;
  1101. }
  1102. d->oom_running = 1;
  1103. qxl_spice_oom(d);
  1104. d->oom_running = 0;
  1105. break;
  1106. case QXL_IO_SET_MODE:
  1107. dprint(d, 1, "QXL_SET_MODE %d\n", (int)val);
  1108. qxl_set_mode(d, val, 0);
  1109. break;
  1110. case QXL_IO_LOG:
  1111. if (d->guestdebug) {
  1112. fprintf(stderr, "qxl/guest-%d: %" PRId64 ": %s", d->id,
  1113. qemu_get_clock_ns(vm_clock), d->ram->log_buf);
  1114. }
  1115. break;
  1116. case QXL_IO_RESET:
  1117. dprint(d, 1, "QXL_IO_RESET\n");
  1118. qxl_hard_reset(d, 0);
  1119. break;
  1120. case QXL_IO_MEMSLOT_ADD:
  1121. if (val >= NUM_MEMSLOTS) {
  1122. qxl_guest_bug(d, "QXL_IO_MEMSLOT_ADD: val out of range");
  1123. break;
  1124. }
  1125. if (d->guest_slots[val].active) {
  1126. qxl_guest_bug(d, "QXL_IO_MEMSLOT_ADD: memory slot already active");
  1127. break;
  1128. }
  1129. d->guest_slots[val].slot = d->ram->mem_slot;
  1130. qxl_add_memslot(d, val, 0, async);
  1131. break;
  1132. case QXL_IO_MEMSLOT_DEL:
  1133. if (val >= NUM_MEMSLOTS) {
  1134. qxl_guest_bug(d, "QXL_IO_MEMSLOT_DEL: val out of range");
  1135. break;
  1136. }
  1137. qxl_del_memslot(d, val);
  1138. break;
  1139. case QXL_IO_CREATE_PRIMARY:
  1140. if (val != 0) {
  1141. qxl_guest_bug(d, "QXL_IO_CREATE_PRIMARY (async=%d): val != 0",
  1142. async);
  1143. goto cancel_async;
  1144. }
  1145. dprint(d, 1, "QXL_IO_CREATE_PRIMARY async=%d\n", async);
  1146. d->guest_primary.surface = d->ram->create_surface;
  1147. qxl_create_guest_primary(d, 0, async);
  1148. break;
  1149. case QXL_IO_DESTROY_PRIMARY:
  1150. if (val != 0) {
  1151. qxl_guest_bug(d, "QXL_IO_DESTROY_PRIMARY (async=%d): val != 0",
  1152. async);
  1153. goto cancel_async;
  1154. }
  1155. dprint(d, 1, "QXL_IO_DESTROY_PRIMARY (async=%d) (%s)\n", async,
  1156. qxl_mode_to_string(d->mode));
  1157. if (!qxl_destroy_primary(d, async)) {
  1158. dprint(d, 1, "QXL_IO_DESTROY_PRIMARY_ASYNC in %s, ignored\n",
  1159. qxl_mode_to_string(d->mode));
  1160. goto cancel_async;
  1161. }
  1162. break;
  1163. case QXL_IO_DESTROY_SURFACE_WAIT:
  1164. if (val >= NUM_SURFACES) {
  1165. qxl_guest_bug(d, "QXL_IO_DESTROY_SURFACE (async=%d):"
  1166. "%d >= NUM_SURFACES", async, val);
  1167. goto cancel_async;
  1168. }
  1169. qxl_spice_destroy_surface_wait(d, val, async);
  1170. break;
  1171. #if SPICE_INTERFACE_QXL_MINOR >= 1
  1172. case QXL_IO_FLUSH_RELEASE: {
  1173. QXLReleaseRing *ring = &d->ram->release_ring;
  1174. if (ring->prod - ring->cons + 1 == ring->num_items) {
  1175. fprintf(stderr,
  1176. "ERROR: no flush, full release ring [p%d,%dc]\n",
  1177. ring->prod, ring->cons);
  1178. }
  1179. qxl_push_free_res(d, 1 /* flush */);
  1180. dprint(d, 1, "QXL_IO_FLUSH_RELEASE exit (%s, s#=%d, res#=%d,%p)\n",
  1181. qxl_mode_to_string(d->mode), d->guest_surfaces.count,
  1182. d->num_free_res, d->last_release);
  1183. break;
  1184. }
  1185. case QXL_IO_FLUSH_SURFACES_ASYNC:
  1186. dprint(d, 1, "QXL_IO_FLUSH_SURFACES_ASYNC"
  1187. " (%"PRId64") (%s, s#=%d, res#=%d)\n",
  1188. val, qxl_mode_to_string(d->mode), d->guest_surfaces.count,
  1189. d->num_free_res);
  1190. qxl_spice_flush_surfaces_async(d);
  1191. break;
  1192. #endif
  1193. case QXL_IO_DESTROY_ALL_SURFACES:
  1194. d->mode = QXL_MODE_UNDEFINED;
  1195. qxl_spice_destroy_surfaces(d, async);
  1196. break;
  1197. default:
  1198. fprintf(stderr, "%s: ioport=0x%x, abort()\n", __FUNCTION__, io_port);
  1199. abort();
  1200. }
  1201. return;
  1202. cancel_async:
  1203. #if SPICE_INTERFACE_QXL_MINOR >= 1
  1204. if (async) {
  1205. qxl_send_events(d, QXL_INTERRUPT_IO_CMD);
  1206. qemu_mutex_lock(&d->async_lock);
  1207. d->current_async = QXL_UNDEFINED_IO;
  1208. qemu_mutex_unlock(&d->async_lock);
  1209. }
  1210. #else
  1211. return;
  1212. #endif
  1213. }
  1214. static uint64_t ioport_read(void *opaque, target_phys_addr_t addr,
  1215. unsigned size)
  1216. {
  1217. PCIQXLDevice *d = opaque;
  1218. dprint(d, 1, "%s: unexpected\n", __FUNCTION__);
  1219. return 0xff;
  1220. }
  1221. static const MemoryRegionOps qxl_io_ops = {
  1222. .read = ioport_read,
  1223. .write = ioport_write,
  1224. .valid = {
  1225. .min_access_size = 1,
  1226. .max_access_size = 1,
  1227. },
  1228. };
  1229. static void pipe_read(void *opaque)
  1230. {
  1231. PCIQXLDevice *d = opaque;
  1232. char dummy;
  1233. int len;
  1234. do {
  1235. len = read(d->pipe[0], &dummy, sizeof(dummy));
  1236. } while (len == sizeof(dummy));
  1237. qxl_update_irq(d);
  1238. }
  1239. static void qxl_send_events(PCIQXLDevice *d, uint32_t events)
  1240. {
  1241. uint32_t old_pending;
  1242. uint32_t le_events = cpu_to_le32(events);
  1243. assert(d->ssd.running);
  1244. old_pending = __sync_fetch_and_or(&d->ram->int_pending, le_events);
  1245. if ((old_pending & le_events) == le_events) {
  1246. return;
  1247. }
  1248. if (qemu_thread_is_self(&d->main)) {
  1249. qxl_update_irq(d);
  1250. } else {
  1251. if (write(d->pipe[1], d, 1) != 1) {
  1252. dprint(d, 1, "%s: write to pipe failed\n", __FUNCTION__);
  1253. }
  1254. }
  1255. }
  1256. static void init_pipe_signaling(PCIQXLDevice *d)
  1257. {
  1258. if (pipe(d->pipe) < 0) {
  1259. dprint(d, 1, "%s: pipe creation failed\n", __FUNCTION__);
  1260. return;
  1261. }
  1262. fcntl(d->pipe[0], F_SETFL, O_NONBLOCK);
  1263. fcntl(d->pipe[1], F_SETFL, O_NONBLOCK);
  1264. fcntl(d->pipe[0], F_SETOWN, getpid());
  1265. qemu_thread_get_self(&d->main);
  1266. qemu_set_fd_handler(d->pipe[0], pipe_read, NULL, d);
  1267. }
  1268. /* graphics console */
  1269. static void qxl_hw_update(void *opaque)
  1270. {
  1271. PCIQXLDevice *qxl = opaque;
  1272. VGACommonState *vga = &qxl->vga;
  1273. switch (qxl->mode) {
  1274. case QXL_MODE_VGA:
  1275. vga->update(vga);
  1276. break;
  1277. case QXL_MODE_COMPAT:
  1278. case QXL_MODE_NATIVE:
  1279. qxl_render_update(qxl);
  1280. break;
  1281. default:
  1282. break;
  1283. }
  1284. }
  1285. static void qxl_hw_invalidate(void *opaque)
  1286. {
  1287. PCIQXLDevice *qxl = opaque;
  1288. VGACommonState *vga = &qxl->vga;
  1289. vga->invalidate(vga);
  1290. }
  1291. static void qxl_hw_screen_dump(void *opaque, const char *filename)
  1292. {
  1293. PCIQXLDevice *qxl = opaque;
  1294. VGACommonState *vga = &qxl->vga;
  1295. switch (qxl->mode) {
  1296. case QXL_MODE_COMPAT:
  1297. case QXL_MODE_NATIVE:
  1298. qxl_render_update(qxl);
  1299. ppm_save(filename, qxl->ssd.ds->surface);
  1300. break;
  1301. case QXL_MODE_VGA:
  1302. vga->screen_dump(vga, filename);
  1303. break;
  1304. default:
  1305. break;
  1306. }
  1307. }
  1308. static void qxl_hw_text_update(void *opaque, console_ch_t *chardata)
  1309. {
  1310. PCIQXLDevice *qxl = opaque;
  1311. VGACommonState *vga = &qxl->vga;
  1312. if (qxl->mode == QXL_MODE_VGA) {
  1313. vga->text_update(vga, chardata);
  1314. return;
  1315. }
  1316. }
  1317. static void qxl_vm_change_state_handler(void *opaque, int running,
  1318. RunState state)
  1319. {
  1320. PCIQXLDevice *qxl = opaque;
  1321. qemu_spice_vm_change_state_handler(&qxl->ssd, running, state);
  1322. if (running) {
  1323. /*
  1324. * if qxl_send_events was called from spice server context before
  1325. * migration ended, qxl_update_irq for these events might not have been
  1326. * called
  1327. */
  1328. qxl_update_irq(qxl);
  1329. } else if (qxl->mode == QXL_MODE_NATIVE) {
  1330. /* dirty all vram (which holds surfaces) and devram (primary surface)
  1331. * to make sure they are saved */
  1332. /* FIXME #1: should go out during "live" stage */
  1333. /* FIXME #2: we only need to save the areas which are actually used */
  1334. qxl_set_dirty(&qxl->vram_bar, 0, qxl->vram_size);
  1335. qxl_set_dirty(&qxl->vga.vram, qxl->shadow_rom.draw_area_offset,
  1336. qxl->shadow_rom.surface0_area_size);
  1337. }
  1338. }
  1339. /* display change listener */
  1340. static void display_update(struct DisplayState *ds, int x, int y, int w, int h)
  1341. {
  1342. if (qxl0->mode == QXL_MODE_VGA) {
  1343. qemu_spice_display_update(&qxl0->ssd, x, y, w, h);
  1344. }
  1345. }
  1346. static void display_resize(struct DisplayState *ds)
  1347. {
  1348. if (qxl0->mode == QXL_MODE_VGA) {
  1349. qemu_spice_display_resize(&qxl0->ssd);
  1350. }
  1351. }
  1352. static void display_refresh(struct DisplayState *ds)
  1353. {
  1354. if (qxl0->mode == QXL_MODE_VGA) {
  1355. qemu_spice_display_refresh(&qxl0->ssd);
  1356. }
  1357. }
  1358. static DisplayChangeListener display_listener = {
  1359. .dpy_update = display_update,
  1360. .dpy_resize = display_resize,
  1361. .dpy_refresh = display_refresh,
  1362. };
  1363. static int qxl_init_common(PCIQXLDevice *qxl)
  1364. {
  1365. uint8_t* config = qxl->pci.config;
  1366. uint32_t pci_device_rev;
  1367. uint32_t io_size;
  1368. qxl->mode = QXL_MODE_UNDEFINED;
  1369. qxl->generation = 1;
  1370. qxl->num_memslots = NUM_MEMSLOTS;
  1371. qxl->num_surfaces = NUM_SURFACES;
  1372. qemu_mutex_init(&qxl->track_lock);
  1373. qemu_mutex_init(&qxl->async_lock);
  1374. qxl->current_async = QXL_UNDEFINED_IO;
  1375. switch (qxl->revision) {
  1376. case 1: /* spice 0.4 -- qxl-1 */
  1377. pci_device_rev = QXL_REVISION_STABLE_V04;
  1378. break;
  1379. case 2: /* spice 0.6 -- qxl-2 */
  1380. pci_device_rev = QXL_REVISION_STABLE_V06;
  1381. break;
  1382. #if SPICE_INTERFACE_QXL_MINOR >= 1
  1383. case 3: /* qxl-3 */
  1384. #endif
  1385. default:
  1386. pci_device_rev = QXL_DEFAULT_REVISION;
  1387. break;
  1388. }
  1389. pci_set_byte(&config[PCI_REVISION_ID], pci_device_rev);
  1390. pci_set_byte(&config[PCI_INTERRUPT_PIN], 1);
  1391. qxl->rom_size = qxl_rom_size();
  1392. memory_region_init_ram(&qxl->rom_bar, &qxl->pci.qdev, "qxl.vrom",
  1393. qxl->rom_size);
  1394. init_qxl_rom(qxl);
  1395. init_qxl_ram(qxl);
  1396. if (qxl->vram_size < 16 * 1024 * 1024) {
  1397. qxl->vram_size = 16 * 1024 * 1024;
  1398. }
  1399. if (qxl->revision == 1) {
  1400. qxl->vram_size = 4096;
  1401. }
  1402. qxl->vram_size = msb_mask(qxl->vram_size * 2 - 1);
  1403. memory_region_init_ram(&qxl->vram_bar, &qxl->pci.qdev, "qxl.vram",
  1404. qxl->vram_size);
  1405. io_size = msb_mask(QXL_IO_RANGE_SIZE * 2 - 1);
  1406. if (qxl->revision == 1) {
  1407. io_size = 8;
  1408. }
  1409. memory_region_init_io(&qxl->io_bar, &qxl_io_ops, qxl,
  1410. "qxl-ioports", io_size);
  1411. if (qxl->id == 0) {
  1412. vga_dirty_log_start(&qxl->vga);
  1413. }
  1414. pci_register_bar(&qxl->pci, QXL_IO_RANGE_INDEX,
  1415. PCI_BASE_ADDRESS_SPACE_IO, &qxl->io_bar);
  1416. pci_register_bar(&qxl->pci, QXL_ROM_RANGE_INDEX,
  1417. PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->rom_bar);
  1418. pci_register_bar(&qxl->pci, QXL_RAM_RANGE_INDEX,
  1419. PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vga.vram);
  1420. pci_register_bar(&qxl->pci, QXL_VRAM_RANGE_INDEX,
  1421. PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vram_bar);
  1422. qxl->ssd.qxl.base.sif = &qxl_interface.base;
  1423. qxl->ssd.qxl.id = qxl->id;
  1424. qemu_spice_add_interface(&qxl->ssd.qxl.base);
  1425. qemu_add_vm_change_state_handler(qxl_vm_change_state_handler, qxl);
  1426. init_pipe_signaling(qxl);
  1427. qxl_reset_state(qxl);
  1428. return 0;
  1429. }
  1430. static int qxl_init_primary(PCIDevice *dev)
  1431. {
  1432. PCIQXLDevice *qxl = DO_UPCAST(PCIQXLDevice, pci, dev);
  1433. VGACommonState *vga = &qxl->vga;
  1434. ram_addr_t ram_size = msb_mask(qxl->vga.vram_size * 2 - 1);
  1435. PortioList *qxl_vga_port_list = g_new(PortioList, 1);
  1436. qxl->id = 0;
  1437. if (ram_size < 32 * 1024 * 1024) {
  1438. ram_size = 32 * 1024 * 1024;
  1439. }
  1440. vga_common_init(vga, ram_size);
  1441. vga_init(vga, pci_address_space(dev), pci_address_space_io(dev), false);
  1442. portio_list_init(qxl_vga_port_list, qxl_vga_portio_list, vga, "vga");
  1443. portio_list_add(qxl_vga_port_list, pci_address_space_io(dev), 0x3b0);
  1444. vga->ds = graphic_console_init(qxl_hw_update, qxl_hw_invalidate,
  1445. qxl_hw_screen_dump, qxl_hw_text_update, qxl);
  1446. qemu_spice_display_init_common(&qxl->ssd, vga->ds);
  1447. qxl0 = qxl;
  1448. register_displaychangelistener(vga->ds, &display_listener);
  1449. return qxl_init_common(qxl);
  1450. }
  1451. static int qxl_init_secondary(PCIDevice *dev)
  1452. {
  1453. static int device_id = 1;
  1454. PCIQXLDevice *qxl = DO_UPCAST(PCIQXLDevice, pci, dev);
  1455. ram_addr_t ram_size = msb_mask(qxl->vga.vram_size * 2 - 1);
  1456. qxl->id = device_id++;
  1457. if (ram_size < 16 * 1024 * 1024) {
  1458. ram_size = 16 * 1024 * 1024;
  1459. }
  1460. qxl->vga.vram_size = ram_size;
  1461. memory_region_init_ram(&qxl->vga.vram, &qxl->pci.qdev, "qxl.vgavram",
  1462. qxl->vga.vram_size);
  1463. qxl->vga.vram_ptr = memory_region_get_ram_ptr(&qxl->vga.vram);
  1464. return qxl_init_common(qxl);
  1465. }
  1466. static void qxl_pre_save(void *opaque)
  1467. {
  1468. PCIQXLDevice* d = opaque;
  1469. uint8_t *ram_start = d->vga.vram_ptr;
  1470. dprint(d, 1, "%s:\n", __FUNCTION__);
  1471. if (d->last_release == NULL) {
  1472. d->last_release_offset = 0;
  1473. } else {
  1474. d->last_release_offset = (uint8_t *)d->last_release - ram_start;
  1475. }
  1476. assert(d->last_release_offset < d->vga.vram_size);
  1477. }
  1478. static int qxl_pre_load(void *opaque)
  1479. {
  1480. PCIQXLDevice* d = opaque;
  1481. dprint(d, 1, "%s: start\n", __FUNCTION__);
  1482. qxl_hard_reset(d, 1);
  1483. qxl_exit_vga_mode(d);
  1484. dprint(d, 1, "%s: done\n", __FUNCTION__);
  1485. return 0;
  1486. }
  1487. static void qxl_create_memslots(PCIQXLDevice *d)
  1488. {
  1489. int i;
  1490. for (i = 0; i < NUM_MEMSLOTS; i++) {
  1491. if (!d->guest_slots[i].active) {
  1492. continue;
  1493. }
  1494. dprint(d, 1, "%s: restoring guest slot %d\n", __func__, i);
  1495. qxl_add_memslot(d, i, 0, QXL_SYNC);
  1496. }
  1497. }
  1498. static int qxl_post_load(void *opaque, int version)
  1499. {
  1500. PCIQXLDevice* d = opaque;
  1501. uint8_t *ram_start = d->vga.vram_ptr;
  1502. QXLCommandExt *cmds;
  1503. int in, out, newmode;
  1504. dprint(d, 1, "%s: start\n", __FUNCTION__);
  1505. assert(d->last_release_offset < d->vga.vram_size);
  1506. if (d->last_release_offset == 0) {
  1507. d->last_release = NULL;
  1508. } else {
  1509. d->last_release = (QXLReleaseInfo *)(ram_start + d->last_release_offset);
  1510. }
  1511. d->modes = (QXLModes*)((uint8_t*)d->rom + d->rom->modes_offset);
  1512. dprint(d, 1, "%s: restore mode (%s)\n", __FUNCTION__,
  1513. qxl_mode_to_string(d->mode));
  1514. newmode = d->mode;
  1515. d->mode = QXL_MODE_UNDEFINED;
  1516. switch (newmode) {
  1517. case QXL_MODE_UNDEFINED:
  1518. break;
  1519. case QXL_MODE_VGA:
  1520. qxl_create_memslots(d);
  1521. qxl_enter_vga_mode(d);
  1522. break;
  1523. case QXL_MODE_NATIVE:
  1524. qxl_create_memslots(d);
  1525. qxl_create_guest_primary(d, 1, QXL_SYNC);
  1526. /* replay surface-create and cursor-set commands */
  1527. cmds = g_malloc0(sizeof(QXLCommandExt) * (NUM_SURFACES + 1));
  1528. for (in = 0, out = 0; in < NUM_SURFACES; in++) {
  1529. if (d->guest_surfaces.cmds[in] == 0) {
  1530. continue;
  1531. }
  1532. cmds[out].cmd.data = d->guest_surfaces.cmds[in];
  1533. cmds[out].cmd.type = QXL_CMD_SURFACE;
  1534. cmds[out].group_id = MEMSLOT_GROUP_GUEST;
  1535. out++;
  1536. }
  1537. if (d->guest_cursor) {
  1538. cmds[out].cmd.data = d->guest_cursor;
  1539. cmds[out].cmd.type = QXL_CMD_CURSOR;
  1540. cmds[out].group_id = MEMSLOT_GROUP_GUEST;
  1541. out++;
  1542. }
  1543. qxl_spice_loadvm_commands(d, cmds, out);
  1544. g_free(cmds);
  1545. break;
  1546. case QXL_MODE_COMPAT:
  1547. /* note: no need to call qxl_create_memslots, qxl_set_mode
  1548. * creates the mem slot. */
  1549. qxl_set_mode(d, d->shadow_rom.mode, 1);
  1550. break;
  1551. }
  1552. dprint(d, 1, "%s: done\n", __FUNCTION__);
  1553. return 0;
  1554. }
  1555. #define QXL_SAVE_VERSION 21
  1556. static VMStateDescription qxl_memslot = {
  1557. .name = "qxl-memslot",
  1558. .version_id = QXL_SAVE_VERSION,
  1559. .minimum_version_id = QXL_SAVE_VERSION,
  1560. .fields = (VMStateField[]) {
  1561. VMSTATE_UINT64(slot.mem_start, struct guest_slots),
  1562. VMSTATE_UINT64(slot.mem_end, struct guest_slots),
  1563. VMSTATE_UINT32(active, struct guest_slots),
  1564. VMSTATE_END_OF_LIST()
  1565. }
  1566. };
  1567. static VMStateDescription qxl_surface = {
  1568. .name = "qxl-surface",
  1569. .version_id = QXL_SAVE_VERSION,
  1570. .minimum_version_id = QXL_SAVE_VERSION,
  1571. .fields = (VMStateField[]) {
  1572. VMSTATE_UINT32(width, QXLSurfaceCreate),
  1573. VMSTATE_UINT32(height, QXLSurfaceCreate),
  1574. VMSTATE_INT32(stride, QXLSurfaceCreate),
  1575. VMSTATE_UINT32(format, QXLSurfaceCreate),
  1576. VMSTATE_UINT32(position, QXLSurfaceCreate),
  1577. VMSTATE_UINT32(mouse_mode, QXLSurfaceCreate),
  1578. VMSTATE_UINT32(flags, QXLSurfaceCreate),
  1579. VMSTATE_UINT32(type, QXLSurfaceCreate),
  1580. VMSTATE_UINT64(mem, QXLSurfaceCreate),
  1581. VMSTATE_END_OF_LIST()
  1582. }
  1583. };
  1584. static VMStateDescription qxl_vmstate = {
  1585. .name = "qxl",
  1586. .version_id = QXL_SAVE_VERSION,
  1587. .minimum_version_id = QXL_SAVE_VERSION,
  1588. .pre_save = qxl_pre_save,
  1589. .pre_load = qxl_pre_load,
  1590. .post_load = qxl_post_load,
  1591. .fields = (VMStateField []) {
  1592. VMSTATE_PCI_DEVICE(pci, PCIQXLDevice),
  1593. VMSTATE_STRUCT(vga, PCIQXLDevice, 0, vmstate_vga_common, VGACommonState),
  1594. VMSTATE_UINT32(shadow_rom.mode, PCIQXLDevice),
  1595. VMSTATE_UINT32(num_free_res, PCIQXLDevice),
  1596. VMSTATE_UINT32(last_release_offset, PCIQXLDevice),
  1597. VMSTATE_UINT32(mode, PCIQXLDevice),
  1598. VMSTATE_UINT32(ssd.unique, PCIQXLDevice),
  1599. VMSTATE_INT32_EQUAL(num_memslots, PCIQXLDevice),
  1600. VMSTATE_STRUCT_ARRAY(guest_slots, PCIQXLDevice, NUM_MEMSLOTS, 0,
  1601. qxl_memslot, struct guest_slots),
  1602. VMSTATE_STRUCT(guest_primary.surface, PCIQXLDevice, 0,
  1603. qxl_surface, QXLSurfaceCreate),
  1604. VMSTATE_INT32_EQUAL(num_surfaces, PCIQXLDevice),
  1605. VMSTATE_ARRAY(guest_surfaces.cmds, PCIQXLDevice, NUM_SURFACES, 0,
  1606. vmstate_info_uint64, uint64_t),
  1607. VMSTATE_UINT64(guest_cursor, PCIQXLDevice),
  1608. VMSTATE_END_OF_LIST()
  1609. },
  1610. };
  1611. static Property qxl_properties[] = {
  1612. DEFINE_PROP_UINT32("ram_size", PCIQXLDevice, vga.vram_size,
  1613. 64 * 1024 * 1024),
  1614. DEFINE_PROP_UINT32("vram_size", PCIQXLDevice, vram_size,
  1615. 64 * 1024 * 1024),
  1616. DEFINE_PROP_UINT32("revision", PCIQXLDevice, revision,
  1617. QXL_DEFAULT_REVISION),
  1618. DEFINE_PROP_UINT32("debug", PCIQXLDevice, debug, 0),
  1619. DEFINE_PROP_UINT32("guestdebug", PCIQXLDevice, guestdebug, 0),
  1620. DEFINE_PROP_UINT32("cmdlog", PCIQXLDevice, cmdlog, 0),
  1621. DEFINE_PROP_END_OF_LIST(),
  1622. };
  1623. static PCIDeviceInfo qxl_info_primary = {
  1624. .qdev.name = "qxl-vga",
  1625. .qdev.desc = "Spice QXL GPU (primary, vga compatible)",
  1626. .qdev.size = sizeof(PCIQXLDevice),
  1627. .qdev.reset = qxl_reset_handler,
  1628. .qdev.vmsd = &qxl_vmstate,
  1629. .no_hotplug = 1,
  1630. .init = qxl_init_primary,
  1631. .romfile = "vgabios-qxl.bin",
  1632. .vendor_id = REDHAT_PCI_VENDOR_ID,
  1633. .device_id = QXL_DEVICE_ID_STABLE,
  1634. .class_id = PCI_CLASS_DISPLAY_VGA,
  1635. .qdev.props = qxl_properties,
  1636. };
  1637. static PCIDeviceInfo qxl_info_secondary = {
  1638. .qdev.name = "qxl",
  1639. .qdev.desc = "Spice QXL GPU (secondary)",
  1640. .qdev.size = sizeof(PCIQXLDevice),
  1641. .qdev.reset = qxl_reset_handler,
  1642. .qdev.vmsd = &qxl_vmstate,
  1643. .init = qxl_init_secondary,
  1644. .vendor_id = REDHAT_PCI_VENDOR_ID,
  1645. .device_id = QXL_DEVICE_ID_STABLE,
  1646. .class_id = PCI_CLASS_DISPLAY_OTHER,
  1647. .qdev.props = qxl_properties,
  1648. };
  1649. static void qxl_register(void)
  1650. {
  1651. pci_qdev_register(&qxl_info_primary);
  1652. pci_qdev_register(&qxl_info_secondary);
  1653. }
  1654. device_init(qxl_register);