pxa2xx_pic.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. /*
  2. * Intel XScale PXA Programmable Interrupt Controller.
  3. *
  4. * Copyright (c) 2006 Openedhand Ltd.
  5. * Copyright (c) 2006 Thorsten Zitterell
  6. * Written by Andrzej Zaborowski <balrog@zabor.org>
  7. *
  8. * This code is licensed under the GPL.
  9. */
  10. #include "hw.h"
  11. #include "pxa.h"
  12. #include "sysbus.h"
  13. #define ICIP 0x00 /* Interrupt Controller IRQ Pending register */
  14. #define ICMR 0x04 /* Interrupt Controller Mask register */
  15. #define ICLR 0x08 /* Interrupt Controller Level register */
  16. #define ICFP 0x0c /* Interrupt Controller FIQ Pending register */
  17. #define ICPR 0x10 /* Interrupt Controller Pending register */
  18. #define ICCR 0x14 /* Interrupt Controller Control register */
  19. #define ICHP 0x18 /* Interrupt Controller Highest Priority register */
  20. #define IPR0 0x1c /* Interrupt Controller Priority register 0 */
  21. #define IPR31 0x98 /* Interrupt Controller Priority register 31 */
  22. #define ICIP2 0x9c /* Interrupt Controller IRQ Pending register 2 */
  23. #define ICMR2 0xa0 /* Interrupt Controller Mask register 2 */
  24. #define ICLR2 0xa4 /* Interrupt Controller Level register 2 */
  25. #define ICFP2 0xa8 /* Interrupt Controller FIQ Pending register 2 */
  26. #define ICPR2 0xac /* Interrupt Controller Pending register 2 */
  27. #define IPR32 0xb0 /* Interrupt Controller Priority register 32 */
  28. #define IPR39 0xcc /* Interrupt Controller Priority register 39 */
  29. #define PXA2XX_PIC_SRCS 40
  30. typedef struct {
  31. SysBusDevice busdev;
  32. CPUState *cpu_env;
  33. uint32_t int_enabled[2];
  34. uint32_t int_pending[2];
  35. uint32_t is_fiq[2];
  36. uint32_t int_idle;
  37. uint32_t priority[PXA2XX_PIC_SRCS];
  38. } PXA2xxPICState;
  39. static void pxa2xx_pic_update(void *opaque)
  40. {
  41. uint32_t mask[2];
  42. PXA2xxPICState *s = (PXA2xxPICState *) opaque;
  43. if (s->cpu_env->halted) {
  44. mask[0] = s->int_pending[0] & (s->int_enabled[0] | s->int_idle);
  45. mask[1] = s->int_pending[1] & (s->int_enabled[1] | s->int_idle);
  46. if (mask[0] || mask[1])
  47. cpu_interrupt(s->cpu_env, CPU_INTERRUPT_EXITTB);
  48. }
  49. mask[0] = s->int_pending[0] & s->int_enabled[0];
  50. mask[1] = s->int_pending[1] & s->int_enabled[1];
  51. if ((mask[0] & s->is_fiq[0]) || (mask[1] & s->is_fiq[1]))
  52. cpu_interrupt(s->cpu_env, CPU_INTERRUPT_FIQ);
  53. else
  54. cpu_reset_interrupt(s->cpu_env, CPU_INTERRUPT_FIQ);
  55. if ((mask[0] & ~s->is_fiq[0]) || (mask[1] & ~s->is_fiq[1]))
  56. cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);
  57. else
  58. cpu_reset_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);
  59. }
  60. /* Note: Here level means state of the signal on a pin, not
  61. * IRQ/FIQ distinction as in PXA Developer Manual. */
  62. static void pxa2xx_pic_set_irq(void *opaque, int irq, int level)
  63. {
  64. PXA2xxPICState *s = (PXA2xxPICState *) opaque;
  65. int int_set = (irq >= 32);
  66. irq &= 31;
  67. if (level)
  68. s->int_pending[int_set] |= 1 << irq;
  69. else
  70. s->int_pending[int_set] &= ~(1 << irq);
  71. pxa2xx_pic_update(opaque);
  72. }
  73. static inline uint32_t pxa2xx_pic_highest(PXA2xxPICState *s) {
  74. int i, int_set, irq;
  75. uint32_t bit, mask[2];
  76. uint32_t ichp = 0x003f003f; /* Both IDs invalid */
  77. mask[0] = s->int_pending[0] & s->int_enabled[0];
  78. mask[1] = s->int_pending[1] & s->int_enabled[1];
  79. for (i = PXA2XX_PIC_SRCS - 1; i >= 0; i --) {
  80. irq = s->priority[i] & 0x3f;
  81. if ((s->priority[i] & (1 << 31)) && irq < PXA2XX_PIC_SRCS) {
  82. /* Source peripheral ID is valid. */
  83. bit = 1 << (irq & 31);
  84. int_set = (irq >= 32);
  85. if (mask[int_set] & bit & s->is_fiq[int_set]) {
  86. /* FIQ asserted */
  87. ichp &= 0xffff0000;
  88. ichp |= (1 << 15) | irq;
  89. }
  90. if (mask[int_set] & bit & ~s->is_fiq[int_set]) {
  91. /* IRQ asserted */
  92. ichp &= 0x0000ffff;
  93. ichp |= (1 << 31) | (irq << 16);
  94. }
  95. }
  96. }
  97. return ichp;
  98. }
  99. static uint32_t pxa2xx_pic_mem_read(void *opaque, target_phys_addr_t offset)
  100. {
  101. PXA2xxPICState *s = (PXA2xxPICState *) opaque;
  102. switch (offset) {
  103. case ICIP: /* IRQ Pending register */
  104. return s->int_pending[0] & ~s->is_fiq[0] & s->int_enabled[0];
  105. case ICIP2: /* IRQ Pending register 2 */
  106. return s->int_pending[1] & ~s->is_fiq[1] & s->int_enabled[1];
  107. case ICMR: /* Mask register */
  108. return s->int_enabled[0];
  109. case ICMR2: /* Mask register 2 */
  110. return s->int_enabled[1];
  111. case ICLR: /* Level register */
  112. return s->is_fiq[0];
  113. case ICLR2: /* Level register 2 */
  114. return s->is_fiq[1];
  115. case ICCR: /* Idle mask */
  116. return (s->int_idle == 0);
  117. case ICFP: /* FIQ Pending register */
  118. return s->int_pending[0] & s->is_fiq[0] & s->int_enabled[0];
  119. case ICFP2: /* FIQ Pending register 2 */
  120. return s->int_pending[1] & s->is_fiq[1] & s->int_enabled[1];
  121. case ICPR: /* Pending register */
  122. return s->int_pending[0];
  123. case ICPR2: /* Pending register 2 */
  124. return s->int_pending[1];
  125. case IPR0 ... IPR31:
  126. return s->priority[0 + ((offset - IPR0 ) >> 2)];
  127. case IPR32 ... IPR39:
  128. return s->priority[32 + ((offset - IPR32) >> 2)];
  129. case ICHP: /* Highest Priority register */
  130. return pxa2xx_pic_highest(s);
  131. default:
  132. printf("%s: Bad register offset " REG_FMT "\n", __FUNCTION__, offset);
  133. return 0;
  134. }
  135. }
  136. static void pxa2xx_pic_mem_write(void *opaque, target_phys_addr_t offset,
  137. uint32_t value)
  138. {
  139. PXA2xxPICState *s = (PXA2xxPICState *) opaque;
  140. switch (offset) {
  141. case ICMR: /* Mask register */
  142. s->int_enabled[0] = value;
  143. break;
  144. case ICMR2: /* Mask register 2 */
  145. s->int_enabled[1] = value;
  146. break;
  147. case ICLR: /* Level register */
  148. s->is_fiq[0] = value;
  149. break;
  150. case ICLR2: /* Level register 2 */
  151. s->is_fiq[1] = value;
  152. break;
  153. case ICCR: /* Idle mask */
  154. s->int_idle = (value & 1) ? 0 : ~0;
  155. break;
  156. case IPR0 ... IPR31:
  157. s->priority[0 + ((offset - IPR0 ) >> 2)] = value & 0x8000003f;
  158. break;
  159. case IPR32 ... IPR39:
  160. s->priority[32 + ((offset - IPR32) >> 2)] = value & 0x8000003f;
  161. break;
  162. default:
  163. printf("%s: Bad register offset " REG_FMT "\n", __FUNCTION__, offset);
  164. return;
  165. }
  166. pxa2xx_pic_update(opaque);
  167. }
  168. /* Interrupt Controller Coprocessor Space Register Mapping */
  169. static const int pxa2xx_cp_reg_map[0x10] = {
  170. [0x0 ... 0xf] = -1,
  171. [0x0] = ICIP,
  172. [0x1] = ICMR,
  173. [0x2] = ICLR,
  174. [0x3] = ICFP,
  175. [0x4] = ICPR,
  176. [0x5] = ICHP,
  177. [0x6] = ICIP2,
  178. [0x7] = ICMR2,
  179. [0x8] = ICLR2,
  180. [0x9] = ICFP2,
  181. [0xa] = ICPR2,
  182. };
  183. static uint32_t pxa2xx_pic_cp_read(void *opaque, int op2, int reg, int crm)
  184. {
  185. target_phys_addr_t offset;
  186. if (pxa2xx_cp_reg_map[reg] == -1) {
  187. printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
  188. return 0;
  189. }
  190. offset = pxa2xx_cp_reg_map[reg];
  191. return pxa2xx_pic_mem_read(opaque, offset);
  192. }
  193. static void pxa2xx_pic_cp_write(void *opaque, int op2, int reg, int crm,
  194. uint32_t value)
  195. {
  196. target_phys_addr_t offset;
  197. if (pxa2xx_cp_reg_map[reg] == -1) {
  198. printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
  199. return;
  200. }
  201. offset = pxa2xx_cp_reg_map[reg];
  202. pxa2xx_pic_mem_write(opaque, offset, value);
  203. }
  204. static CPUReadMemoryFunc * const pxa2xx_pic_readfn[] = {
  205. pxa2xx_pic_mem_read,
  206. pxa2xx_pic_mem_read,
  207. pxa2xx_pic_mem_read,
  208. };
  209. static CPUWriteMemoryFunc * const pxa2xx_pic_writefn[] = {
  210. pxa2xx_pic_mem_write,
  211. pxa2xx_pic_mem_write,
  212. pxa2xx_pic_mem_write,
  213. };
  214. static int pxa2xx_pic_post_load(void *opaque, int version_id)
  215. {
  216. pxa2xx_pic_update(opaque);
  217. return 0;
  218. }
  219. DeviceState *pxa2xx_pic_init(target_phys_addr_t base, CPUState *env)
  220. {
  221. DeviceState *dev = qdev_create(NULL, "pxa2xx_pic");
  222. int iomemtype;
  223. PXA2xxPICState *s = FROM_SYSBUS(PXA2xxPICState, sysbus_from_qdev(dev));
  224. s->cpu_env = env;
  225. s->int_pending[0] = 0;
  226. s->int_pending[1] = 0;
  227. s->int_enabled[0] = 0;
  228. s->int_enabled[1] = 0;
  229. s->is_fiq[0] = 0;
  230. s->is_fiq[1] = 0;
  231. qdev_init_nofail(dev);
  232. qdev_init_gpio_in(dev, pxa2xx_pic_set_irq, PXA2XX_PIC_SRCS);
  233. /* Enable IC memory-mapped registers access. */
  234. iomemtype = cpu_register_io_memory(pxa2xx_pic_readfn,
  235. pxa2xx_pic_writefn, s, DEVICE_NATIVE_ENDIAN);
  236. sysbus_init_mmio(sysbus_from_qdev(dev), 0x00100000, iomemtype);
  237. sysbus_mmio_map(sysbus_from_qdev(dev), 0, base);
  238. /* Enable IC coprocessor access. */
  239. cpu_arm_set_cp_io(env, 6, pxa2xx_pic_cp_read, pxa2xx_pic_cp_write, s);
  240. return dev;
  241. }
  242. static VMStateDescription vmstate_pxa2xx_pic_regs = {
  243. .name = "pxa2xx_pic",
  244. .version_id = 0,
  245. .minimum_version_id = 0,
  246. .minimum_version_id_old = 0,
  247. .post_load = pxa2xx_pic_post_load,
  248. .fields = (VMStateField[]) {
  249. VMSTATE_UINT32_ARRAY(int_enabled, PXA2xxPICState, 2),
  250. VMSTATE_UINT32_ARRAY(int_pending, PXA2xxPICState, 2),
  251. VMSTATE_UINT32_ARRAY(is_fiq, PXA2xxPICState, 2),
  252. VMSTATE_UINT32(int_idle, PXA2xxPICState),
  253. VMSTATE_UINT32_ARRAY(priority, PXA2xxPICState, PXA2XX_PIC_SRCS),
  254. VMSTATE_END_OF_LIST(),
  255. },
  256. };
  257. static int pxa2xx_pic_initfn(SysBusDevice *dev)
  258. {
  259. return 0;
  260. }
  261. static SysBusDeviceInfo pxa2xx_pic_info = {
  262. .init = pxa2xx_pic_initfn,
  263. .qdev.name = "pxa2xx_pic",
  264. .qdev.desc = "PXA2xx PIC",
  265. .qdev.size = sizeof(PXA2xxPICState),
  266. .qdev.vmsd = &vmstate_pxa2xx_pic_regs,
  267. };
  268. static void pxa2xx_pic_register(void)
  269. {
  270. sysbus_register_withprop(&pxa2xx_pic_info);
  271. }
  272. device_init(pxa2xx_pic_register);