pxa2xx_gpio.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * Intel XScale PXA255/270 GPIO controller emulation.
  3. *
  4. * Copyright (c) 2006 Openedhand Ltd.
  5. * Written by Andrzej Zaborowski <balrog@zabor.org>
  6. *
  7. * This code is licensed under the GPL.
  8. */
  9. #include "hw.h"
  10. #include "sysbus.h"
  11. #include "pxa.h"
  12. #define PXA2XX_GPIO_BANKS 4
  13. typedef struct PXA2xxGPIOInfo PXA2xxGPIOInfo;
  14. struct PXA2xxGPIOInfo {
  15. SysBusDevice busdev;
  16. qemu_irq irq0, irq1, irqX;
  17. int lines;
  18. int ncpu;
  19. CPUState *cpu_env;
  20. /* XXX: GNU C vectors are more suitable */
  21. uint32_t ilevel[PXA2XX_GPIO_BANKS];
  22. uint32_t olevel[PXA2XX_GPIO_BANKS];
  23. uint32_t dir[PXA2XX_GPIO_BANKS];
  24. uint32_t rising[PXA2XX_GPIO_BANKS];
  25. uint32_t falling[PXA2XX_GPIO_BANKS];
  26. uint32_t status[PXA2XX_GPIO_BANKS];
  27. uint32_t gpsr[PXA2XX_GPIO_BANKS];
  28. uint32_t gafr[PXA2XX_GPIO_BANKS * 2];
  29. uint32_t prev_level[PXA2XX_GPIO_BANKS];
  30. qemu_irq handler[PXA2XX_GPIO_BANKS * 32];
  31. qemu_irq read_notify;
  32. };
  33. static struct {
  34. enum {
  35. GPIO_NONE,
  36. GPLR,
  37. GPSR,
  38. GPCR,
  39. GPDR,
  40. GRER,
  41. GFER,
  42. GEDR,
  43. GAFR_L,
  44. GAFR_U,
  45. } reg;
  46. int bank;
  47. } pxa2xx_gpio_regs[0x200] = {
  48. [0 ... 0x1ff] = { GPIO_NONE, 0 },
  49. #define PXA2XX_REG(reg, a0, a1, a2, a3) \
  50. [a0] = { reg, 0 }, [a1] = { reg, 1 }, [a2] = { reg, 2 }, [a3] = { reg, 3 },
  51. PXA2XX_REG(GPLR, 0x000, 0x004, 0x008, 0x100)
  52. PXA2XX_REG(GPSR, 0x018, 0x01c, 0x020, 0x118)
  53. PXA2XX_REG(GPCR, 0x024, 0x028, 0x02c, 0x124)
  54. PXA2XX_REG(GPDR, 0x00c, 0x010, 0x014, 0x10c)
  55. PXA2XX_REG(GRER, 0x030, 0x034, 0x038, 0x130)
  56. PXA2XX_REG(GFER, 0x03c, 0x040, 0x044, 0x13c)
  57. PXA2XX_REG(GEDR, 0x048, 0x04c, 0x050, 0x148)
  58. PXA2XX_REG(GAFR_L, 0x054, 0x05c, 0x064, 0x06c)
  59. PXA2XX_REG(GAFR_U, 0x058, 0x060, 0x068, 0x070)
  60. };
  61. static void pxa2xx_gpio_irq_update(PXA2xxGPIOInfo *s)
  62. {
  63. if (s->status[0] & (1 << 0))
  64. qemu_irq_raise(s->irq0);
  65. else
  66. qemu_irq_lower(s->irq0);
  67. if (s->status[0] & (1 << 1))
  68. qemu_irq_raise(s->irq1);
  69. else
  70. qemu_irq_lower(s->irq1);
  71. if ((s->status[0] & ~3) | s->status[1] | s->status[2] | s->status[3])
  72. qemu_irq_raise(s->irqX);
  73. else
  74. qemu_irq_lower(s->irqX);
  75. }
  76. /* Bitmap of pins used as standby and sleep wake-up sources. */
  77. static const int pxa2xx_gpio_wake[PXA2XX_GPIO_BANKS] = {
  78. 0x8003fe1b, 0x002001fc, 0xec080000, 0x0012007f,
  79. };
  80. static void pxa2xx_gpio_set(void *opaque, int line, int level)
  81. {
  82. PXA2xxGPIOInfo *s = (PXA2xxGPIOInfo *) opaque;
  83. int bank;
  84. uint32_t mask;
  85. if (line >= s->lines) {
  86. printf("%s: No GPIO pin %i\n", __FUNCTION__, line);
  87. return;
  88. }
  89. bank = line >> 5;
  90. mask = 1 << (line & 31);
  91. if (level) {
  92. s->status[bank] |= s->rising[bank] & mask &
  93. ~s->ilevel[bank] & ~s->dir[bank];
  94. s->ilevel[bank] |= mask;
  95. } else {
  96. s->status[bank] |= s->falling[bank] & mask &
  97. s->ilevel[bank] & ~s->dir[bank];
  98. s->ilevel[bank] &= ~mask;
  99. }
  100. if (s->status[bank] & mask)
  101. pxa2xx_gpio_irq_update(s);
  102. /* Wake-up GPIOs */
  103. if (s->cpu_env->halted && (mask & ~s->dir[bank] & pxa2xx_gpio_wake[bank]))
  104. cpu_interrupt(s->cpu_env, CPU_INTERRUPT_EXITTB);
  105. }
  106. static void pxa2xx_gpio_handler_update(PXA2xxGPIOInfo *s) {
  107. uint32_t level, diff;
  108. int i, bit, line;
  109. for (i = 0; i < PXA2XX_GPIO_BANKS; i ++) {
  110. level = s->olevel[i] & s->dir[i];
  111. for (diff = s->prev_level[i] ^ level; diff; diff ^= 1 << bit) {
  112. bit = ffs(diff) - 1;
  113. line = bit + 32 * i;
  114. qemu_set_irq(s->handler[line], (level >> bit) & 1);
  115. }
  116. s->prev_level[i] = level;
  117. }
  118. }
  119. static uint32_t pxa2xx_gpio_read(void *opaque, target_phys_addr_t offset)
  120. {
  121. PXA2xxGPIOInfo *s = (PXA2xxGPIOInfo *) opaque;
  122. uint32_t ret;
  123. int bank;
  124. if (offset >= 0x200)
  125. return 0;
  126. bank = pxa2xx_gpio_regs[offset].bank;
  127. switch (pxa2xx_gpio_regs[offset].reg) {
  128. case GPDR: /* GPIO Pin-Direction registers */
  129. return s->dir[bank];
  130. case GPSR: /* GPIO Pin-Output Set registers */
  131. printf("%s: Read from a write-only register " REG_FMT "\n",
  132. __FUNCTION__, offset);
  133. return s->gpsr[bank]; /* Return last written value. */
  134. case GPCR: /* GPIO Pin-Output Clear registers */
  135. printf("%s: Read from a write-only register " REG_FMT "\n",
  136. __FUNCTION__, offset);
  137. return 31337; /* Specified as unpredictable in the docs. */
  138. case GRER: /* GPIO Rising-Edge Detect Enable registers */
  139. return s->rising[bank];
  140. case GFER: /* GPIO Falling-Edge Detect Enable registers */
  141. return s->falling[bank];
  142. case GAFR_L: /* GPIO Alternate Function registers */
  143. return s->gafr[bank * 2];
  144. case GAFR_U: /* GPIO Alternate Function registers */
  145. return s->gafr[bank * 2 + 1];
  146. case GPLR: /* GPIO Pin-Level registers */
  147. ret = (s->olevel[bank] & s->dir[bank]) |
  148. (s->ilevel[bank] & ~s->dir[bank]);
  149. qemu_irq_raise(s->read_notify);
  150. return ret;
  151. case GEDR: /* GPIO Edge Detect Status registers */
  152. return s->status[bank];
  153. default:
  154. hw_error("%s: Bad offset " REG_FMT "\n", __FUNCTION__, offset);
  155. }
  156. return 0;
  157. }
  158. static void pxa2xx_gpio_write(void *opaque,
  159. target_phys_addr_t offset, uint32_t value)
  160. {
  161. PXA2xxGPIOInfo *s = (PXA2xxGPIOInfo *) opaque;
  162. int bank;
  163. if (offset >= 0x200)
  164. return;
  165. bank = pxa2xx_gpio_regs[offset].bank;
  166. switch (pxa2xx_gpio_regs[offset].reg) {
  167. case GPDR: /* GPIO Pin-Direction registers */
  168. s->dir[bank] = value;
  169. pxa2xx_gpio_handler_update(s);
  170. break;
  171. case GPSR: /* GPIO Pin-Output Set registers */
  172. s->olevel[bank] |= value;
  173. pxa2xx_gpio_handler_update(s);
  174. s->gpsr[bank] = value;
  175. break;
  176. case GPCR: /* GPIO Pin-Output Clear registers */
  177. s->olevel[bank] &= ~value;
  178. pxa2xx_gpio_handler_update(s);
  179. break;
  180. case GRER: /* GPIO Rising-Edge Detect Enable registers */
  181. s->rising[bank] = value;
  182. break;
  183. case GFER: /* GPIO Falling-Edge Detect Enable registers */
  184. s->falling[bank] = value;
  185. break;
  186. case GAFR_L: /* GPIO Alternate Function registers */
  187. s->gafr[bank * 2] = value;
  188. break;
  189. case GAFR_U: /* GPIO Alternate Function registers */
  190. s->gafr[bank * 2 + 1] = value;
  191. break;
  192. case GEDR: /* GPIO Edge Detect Status registers */
  193. s->status[bank] &= ~value;
  194. pxa2xx_gpio_irq_update(s);
  195. break;
  196. default:
  197. hw_error("%s: Bad offset " REG_FMT "\n", __FUNCTION__, offset);
  198. }
  199. }
  200. static CPUReadMemoryFunc * const pxa2xx_gpio_readfn[] = {
  201. pxa2xx_gpio_read,
  202. pxa2xx_gpio_read,
  203. pxa2xx_gpio_read
  204. };
  205. static CPUWriteMemoryFunc * const pxa2xx_gpio_writefn[] = {
  206. pxa2xx_gpio_write,
  207. pxa2xx_gpio_write,
  208. pxa2xx_gpio_write
  209. };
  210. DeviceState *pxa2xx_gpio_init(target_phys_addr_t base,
  211. CPUState *env, DeviceState *pic, int lines)
  212. {
  213. DeviceState *dev;
  214. dev = qdev_create(NULL, "pxa2xx-gpio");
  215. qdev_prop_set_int32(dev, "lines", lines);
  216. qdev_prop_set_int32(dev, "ncpu", env->cpu_index);
  217. qdev_init_nofail(dev);
  218. sysbus_mmio_map(sysbus_from_qdev(dev), 0, base);
  219. sysbus_connect_irq(sysbus_from_qdev(dev), 0,
  220. qdev_get_gpio_in(pic, PXA2XX_PIC_GPIO_0));
  221. sysbus_connect_irq(sysbus_from_qdev(dev), 1,
  222. qdev_get_gpio_in(pic, PXA2XX_PIC_GPIO_1));
  223. sysbus_connect_irq(sysbus_from_qdev(dev), 2,
  224. qdev_get_gpio_in(pic, PXA2XX_PIC_GPIO_X));
  225. return dev;
  226. }
  227. static int pxa2xx_gpio_initfn(SysBusDevice *dev)
  228. {
  229. int iomemtype;
  230. PXA2xxGPIOInfo *s;
  231. s = FROM_SYSBUS(PXA2xxGPIOInfo, dev);
  232. s->cpu_env = qemu_get_cpu(s->ncpu);
  233. qdev_init_gpio_in(&dev->qdev, pxa2xx_gpio_set, s->lines);
  234. qdev_init_gpio_out(&dev->qdev, s->handler, s->lines);
  235. iomemtype = cpu_register_io_memory(pxa2xx_gpio_readfn,
  236. pxa2xx_gpio_writefn, s, DEVICE_NATIVE_ENDIAN);
  237. sysbus_init_mmio(dev, 0x1000, iomemtype);
  238. sysbus_init_irq(dev, &s->irq0);
  239. sysbus_init_irq(dev, &s->irq1);
  240. sysbus_init_irq(dev, &s->irqX);
  241. return 0;
  242. }
  243. /*
  244. * Registers a callback to notify on GPLR reads. This normally
  245. * shouldn't be needed but it is used for the hack on Spitz machines.
  246. */
  247. void pxa2xx_gpio_read_notifier(DeviceState *dev, qemu_irq handler)
  248. {
  249. PXA2xxGPIOInfo *s = FROM_SYSBUS(PXA2xxGPIOInfo, sysbus_from_qdev(dev));
  250. s->read_notify = handler;
  251. }
  252. static const VMStateDescription vmstate_pxa2xx_gpio_regs = {
  253. .name = "pxa2xx-gpio",
  254. .version_id = 1,
  255. .minimum_version_id = 1,
  256. .minimum_version_id_old = 1,
  257. .fields = (VMStateField []) {
  258. VMSTATE_INT32(lines, PXA2xxGPIOInfo),
  259. VMSTATE_UINT32_ARRAY(ilevel, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
  260. VMSTATE_UINT32_ARRAY(olevel, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
  261. VMSTATE_UINT32_ARRAY(dir, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
  262. VMSTATE_UINT32_ARRAY(rising, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
  263. VMSTATE_UINT32_ARRAY(falling, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
  264. VMSTATE_UINT32_ARRAY(status, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
  265. VMSTATE_UINT32_ARRAY(gafr, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS * 2),
  266. VMSTATE_END_OF_LIST(),
  267. },
  268. };
  269. static SysBusDeviceInfo pxa2xx_gpio_info = {
  270. .init = pxa2xx_gpio_initfn,
  271. .qdev.name = "pxa2xx-gpio",
  272. .qdev.desc = "PXA2xx GPIO controller",
  273. .qdev.size = sizeof(PXA2xxGPIOInfo),
  274. .qdev.props = (Property []) {
  275. DEFINE_PROP_INT32("lines", PXA2xxGPIOInfo, lines, 0),
  276. DEFINE_PROP_INT32("ncpu", PXA2xxGPIOInfo, ncpu, 0),
  277. DEFINE_PROP_END_OF_LIST(),
  278. }
  279. };
  280. static void pxa2xx_gpio_register(void)
  281. {
  282. sysbus_register_withprop(&pxa2xx_gpio_info);
  283. }
  284. device_init(pxa2xx_gpio_register);