2
0

ppce500_pci.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384
  1. /*
  2. * QEMU PowerPC E500 embedded processors pci controller emulation
  3. *
  4. * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
  5. *
  6. * Author: Yu Liu, <yu.liu@freescale.com>
  7. *
  8. * This file is derived from hw/ppc4xx_pci.c,
  9. * the copyright for that material belongs to the original owners.
  10. *
  11. * This is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. */
  16. #include "hw.h"
  17. #include "pci.h"
  18. #include "pci_host.h"
  19. #include "bswap.h"
  20. #ifdef DEBUG_PCI
  21. #define pci_debug(fmt, ...) fprintf(stderr, fmt, ## __VA_ARGS__)
  22. #else
  23. #define pci_debug(fmt, ...)
  24. #endif
  25. #define PCIE500_CFGADDR 0x0
  26. #define PCIE500_CFGDATA 0x4
  27. #define PCIE500_REG_BASE 0xC00
  28. #define PCIE500_ALL_SIZE 0x1000
  29. #define PCIE500_REG_SIZE (PCIE500_ALL_SIZE - PCIE500_REG_BASE)
  30. #define PPCE500_PCI_CONFIG_ADDR 0x0
  31. #define PPCE500_PCI_CONFIG_DATA 0x4
  32. #define PPCE500_PCI_INTACK 0x8
  33. #define PPCE500_PCI_OW1 (0xC20 - PCIE500_REG_BASE)
  34. #define PPCE500_PCI_OW2 (0xC40 - PCIE500_REG_BASE)
  35. #define PPCE500_PCI_OW3 (0xC60 - PCIE500_REG_BASE)
  36. #define PPCE500_PCI_OW4 (0xC80 - PCIE500_REG_BASE)
  37. #define PPCE500_PCI_IW3 (0xDA0 - PCIE500_REG_BASE)
  38. #define PPCE500_PCI_IW2 (0xDC0 - PCIE500_REG_BASE)
  39. #define PPCE500_PCI_IW1 (0xDE0 - PCIE500_REG_BASE)
  40. #define PPCE500_PCI_GASKET_TIMR (0xE20 - PCIE500_REG_BASE)
  41. #define PCI_POTAR 0x0
  42. #define PCI_POTEAR 0x4
  43. #define PCI_POWBAR 0x8
  44. #define PCI_POWAR 0x10
  45. #define PCI_PITAR 0x0
  46. #define PCI_PIWBAR 0x8
  47. #define PCI_PIWBEAR 0xC
  48. #define PCI_PIWAR 0x10
  49. #define PPCE500_PCI_NR_POBS 5
  50. #define PPCE500_PCI_NR_PIBS 3
  51. struct pci_outbound {
  52. uint32_t potar;
  53. uint32_t potear;
  54. uint32_t powbar;
  55. uint32_t powar;
  56. };
  57. struct pci_inbound {
  58. uint32_t pitar;
  59. uint32_t piwbar;
  60. uint32_t piwbear;
  61. uint32_t piwar;
  62. };
  63. struct PPCE500PCIState {
  64. PCIHostState pci_state;
  65. struct pci_outbound pob[PPCE500_PCI_NR_POBS];
  66. struct pci_inbound pib[PPCE500_PCI_NR_PIBS];
  67. uint32_t gasket_time;
  68. qemu_irq irq[4];
  69. /* mmio maps */
  70. int reg;
  71. };
  72. typedef struct PPCE500PCIState PPCE500PCIState;
  73. static uint32_t pci_reg_read4(void *opaque, target_phys_addr_t addr)
  74. {
  75. PPCE500PCIState *pci = opaque;
  76. unsigned long win;
  77. uint32_t value = 0;
  78. int idx;
  79. win = addr & 0xfe0;
  80. switch (win) {
  81. case PPCE500_PCI_OW1:
  82. case PPCE500_PCI_OW2:
  83. case PPCE500_PCI_OW3:
  84. case PPCE500_PCI_OW4:
  85. idx = (addr >> 5) & 0x7;
  86. switch (addr & 0xC) {
  87. case PCI_POTAR:
  88. value = pci->pob[idx].potar;
  89. break;
  90. case PCI_POTEAR:
  91. value = pci->pob[idx].potear;
  92. break;
  93. case PCI_POWBAR:
  94. value = pci->pob[idx].powbar;
  95. break;
  96. case PCI_POWAR:
  97. value = pci->pob[idx].powar;
  98. break;
  99. default:
  100. break;
  101. }
  102. break;
  103. case PPCE500_PCI_IW3:
  104. case PPCE500_PCI_IW2:
  105. case PPCE500_PCI_IW1:
  106. idx = ((addr >> 5) & 0x3) - 1;
  107. switch (addr & 0xC) {
  108. case PCI_PITAR:
  109. value = pci->pib[idx].pitar;
  110. break;
  111. case PCI_PIWBAR:
  112. value = pci->pib[idx].piwbar;
  113. break;
  114. case PCI_PIWBEAR:
  115. value = pci->pib[idx].piwbear;
  116. break;
  117. case PCI_PIWAR:
  118. value = pci->pib[idx].piwar;
  119. break;
  120. default:
  121. break;
  122. };
  123. break;
  124. case PPCE500_PCI_GASKET_TIMR:
  125. value = pci->gasket_time;
  126. break;
  127. default:
  128. break;
  129. }
  130. pci_debug("%s: win:%lx(addr:" TARGET_FMT_plx ") -> value:%x\n", __func__,
  131. win, addr, value);
  132. return value;
  133. }
  134. static CPUReadMemoryFunc * const e500_pci_reg_read[] = {
  135. &pci_reg_read4,
  136. &pci_reg_read4,
  137. &pci_reg_read4,
  138. };
  139. static void pci_reg_write4(void *opaque, target_phys_addr_t addr,
  140. uint32_t value)
  141. {
  142. PPCE500PCIState *pci = opaque;
  143. unsigned long win;
  144. int idx;
  145. win = addr & 0xfe0;
  146. pci_debug("%s: value:%x -> win:%lx(addr:" TARGET_FMT_plx ")\n",
  147. __func__, value, win, addr);
  148. switch (win) {
  149. case PPCE500_PCI_OW1:
  150. case PPCE500_PCI_OW2:
  151. case PPCE500_PCI_OW3:
  152. case PPCE500_PCI_OW4:
  153. idx = (addr >> 5) & 0x7;
  154. switch (addr & 0xC) {
  155. case PCI_POTAR:
  156. pci->pob[idx].potar = value;
  157. break;
  158. case PCI_POTEAR:
  159. pci->pob[idx].potear = value;
  160. break;
  161. case PCI_POWBAR:
  162. pci->pob[idx].powbar = value;
  163. break;
  164. case PCI_POWAR:
  165. pci->pob[idx].powar = value;
  166. break;
  167. default:
  168. break;
  169. };
  170. break;
  171. case PPCE500_PCI_IW3:
  172. case PPCE500_PCI_IW2:
  173. case PPCE500_PCI_IW1:
  174. idx = ((addr >> 5) & 0x3) - 1;
  175. switch (addr & 0xC) {
  176. case PCI_PITAR:
  177. pci->pib[idx].pitar = value;
  178. break;
  179. case PCI_PIWBAR:
  180. pci->pib[idx].piwbar = value;
  181. break;
  182. case PCI_PIWBEAR:
  183. pci->pib[idx].piwbear = value;
  184. break;
  185. case PCI_PIWAR:
  186. pci->pib[idx].piwar = value;
  187. break;
  188. default:
  189. break;
  190. };
  191. break;
  192. case PPCE500_PCI_GASKET_TIMR:
  193. pci->gasket_time = value;
  194. break;
  195. default:
  196. break;
  197. };
  198. }
  199. static CPUWriteMemoryFunc * const e500_pci_reg_write[] = {
  200. &pci_reg_write4,
  201. &pci_reg_write4,
  202. &pci_reg_write4,
  203. };
  204. static int mpc85xx_pci_map_irq(PCIDevice *pci_dev, int irq_num)
  205. {
  206. int devno = pci_dev->devfn >> 3, ret = 0;
  207. switch (devno) {
  208. /* Two PCI slot */
  209. case 0x11:
  210. case 0x12:
  211. ret = (irq_num + devno - 0x10) % 4;
  212. break;
  213. default:
  214. printf("Error:%s:unknown dev number\n", __func__);
  215. }
  216. pci_debug("%s: devfn %x irq %d -> %d devno:%x\n", __func__,
  217. pci_dev->devfn, irq_num, ret, devno);
  218. return ret;
  219. }
  220. static void mpc85xx_pci_set_irq(void *opaque, int irq_num, int level)
  221. {
  222. qemu_irq *pic = opaque;
  223. pci_debug("%s: PCI irq %d, level:%d\n", __func__, irq_num, level);
  224. qemu_set_irq(pic[irq_num], level);
  225. }
  226. static const VMStateDescription vmstate_pci_outbound = {
  227. .name = "pci_outbound",
  228. .version_id = 0,
  229. .minimum_version_id = 0,
  230. .minimum_version_id_old = 0,
  231. .fields = (VMStateField[]) {
  232. VMSTATE_UINT32(potar, struct pci_outbound),
  233. VMSTATE_UINT32(potear, struct pci_outbound),
  234. VMSTATE_UINT32(powbar, struct pci_outbound),
  235. VMSTATE_UINT32(powar, struct pci_outbound),
  236. VMSTATE_END_OF_LIST()
  237. }
  238. };
  239. static const VMStateDescription vmstate_pci_inbound = {
  240. .name = "pci_inbound",
  241. .version_id = 0,
  242. .minimum_version_id = 0,
  243. .minimum_version_id_old = 0,
  244. .fields = (VMStateField[]) {
  245. VMSTATE_UINT32(pitar, struct pci_inbound),
  246. VMSTATE_UINT32(piwbar, struct pci_inbound),
  247. VMSTATE_UINT32(piwbear, struct pci_inbound),
  248. VMSTATE_UINT32(piwar, struct pci_inbound),
  249. VMSTATE_END_OF_LIST()
  250. }
  251. };
  252. static const VMStateDescription vmstate_ppce500_pci = {
  253. .name = "ppce500_pci",
  254. .version_id = 1,
  255. .minimum_version_id = 1,
  256. .minimum_version_id_old = 1,
  257. .fields = (VMStateField[]) {
  258. VMSTATE_STRUCT_ARRAY(pob, PPCE500PCIState, PPCE500_PCI_NR_POBS, 1,
  259. vmstate_pci_outbound, struct pci_outbound),
  260. VMSTATE_STRUCT_ARRAY(pib, PPCE500PCIState, PPCE500_PCI_NR_PIBS, 1,
  261. vmstate_pci_outbound, struct pci_inbound),
  262. VMSTATE_UINT32(gasket_time, PPCE500PCIState),
  263. VMSTATE_END_OF_LIST()
  264. }
  265. };
  266. static void e500_pci_map(SysBusDevice *dev, target_phys_addr_t base)
  267. {
  268. PCIHostState *h = FROM_SYSBUS(PCIHostState, sysbus_from_qdev(dev));
  269. PPCE500PCIState *s = DO_UPCAST(PPCE500PCIState, pci_state, h);
  270. sysbus_add_memory(dev, base + PCIE500_CFGADDR, &h->conf_mem);
  271. sysbus_add_memory(dev, base + PCIE500_CFGDATA, &h->data_mem);
  272. cpu_register_physical_memory(base + PCIE500_REG_BASE, PCIE500_REG_SIZE,
  273. s->reg);
  274. }
  275. static void e500_pci_unmap(SysBusDevice *dev, target_phys_addr_t base)
  276. {
  277. PCIHostState *h = FROM_SYSBUS(PCIHostState, sysbus_from_qdev(dev));
  278. sysbus_del_memory(dev, &h->conf_mem);
  279. sysbus_del_memory(dev, &h->data_mem);
  280. cpu_register_physical_memory(base + PCIE500_REG_BASE, PCIE500_REG_SIZE,
  281. IO_MEM_UNASSIGNED);
  282. }
  283. #include "exec-memory.h"
  284. static int e500_pcihost_initfn(SysBusDevice *dev)
  285. {
  286. PCIHostState *h;
  287. PPCE500PCIState *s;
  288. PCIBus *b;
  289. int i;
  290. MemoryRegion *address_space_mem = get_system_memory();
  291. MemoryRegion *address_space_io = get_system_io();
  292. h = FROM_SYSBUS(PCIHostState, sysbus_from_qdev(dev));
  293. s = DO_UPCAST(PPCE500PCIState, pci_state, h);
  294. for (i = 0; i < ARRAY_SIZE(s->irq); i++) {
  295. sysbus_init_irq(dev, &s->irq[i]);
  296. }
  297. b = pci_register_bus(&s->pci_state.busdev.qdev, NULL, mpc85xx_pci_set_irq,
  298. mpc85xx_pci_map_irq, s->irq, address_space_mem,
  299. address_space_io, PCI_DEVFN(0x11, 0), 4);
  300. s->pci_state.bus = b;
  301. pci_create_simple(b, 0, "e500-host-bridge");
  302. memory_region_init_io(&h->conf_mem, &pci_host_conf_be_ops, h,
  303. "pci-conf-idx", 4);
  304. memory_region_init_io(&h->data_mem, &pci_host_data_le_ops, h,
  305. "pci-conf-data", 4);
  306. s->reg = cpu_register_io_memory(e500_pci_reg_read, e500_pci_reg_write, s,
  307. DEVICE_BIG_ENDIAN);
  308. sysbus_init_mmio_cb2(dev, e500_pci_map, e500_pci_unmap);
  309. return 0;
  310. }
  311. static PCIDeviceInfo e500_host_bridge_info = {
  312. .qdev.name = "e500-host-bridge",
  313. .qdev.desc = "Host bridge",
  314. .qdev.size = sizeof(PCIDevice),
  315. .vendor_id = PCI_VENDOR_ID_FREESCALE,
  316. .device_id = PCI_DEVICE_ID_MPC8533E,
  317. .class_id = PCI_CLASS_PROCESSOR_POWERPC,
  318. };
  319. static SysBusDeviceInfo e500_pcihost_info = {
  320. .init = e500_pcihost_initfn,
  321. .qdev.name = "e500-pcihost",
  322. .qdev.size = sizeof(PPCE500PCIState),
  323. .qdev.vmsd = &vmstate_ppce500_pci,
  324. };
  325. static void e500_pci_register(void)
  326. {
  327. sysbus_register_withprop(&e500_pcihost_info);
  328. pci_qdev_register(&e500_host_bridge_info);
  329. }
  330. device_init(e500_pci_register);