ppc4xx_devs.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710
  1. /*
  2. * QEMU PowerPC 4xx embedded processors shared devices emulation
  3. *
  4. * Copyright (c) 2007 Jocelyn Mayer
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw.h"
  25. #include "ppc.h"
  26. #include "ppc4xx.h"
  27. #include "qemu-log.h"
  28. #include "exec-memory.h"
  29. //#define DEBUG_MMIO
  30. //#define DEBUG_UNASSIGNED
  31. #define DEBUG_UIC
  32. #ifdef DEBUG_UIC
  33. # define LOG_UIC(...) qemu_log_mask(CPU_LOG_INT, ## __VA_ARGS__)
  34. #else
  35. # define LOG_UIC(...) do { } while (0)
  36. #endif
  37. /*****************************************************************************/
  38. /* Generic PowerPC 4xx processor instantiation */
  39. CPUState *ppc4xx_init (const char *cpu_model,
  40. clk_setup_t *cpu_clk, clk_setup_t *tb_clk,
  41. uint32_t sysclk)
  42. {
  43. CPUState *env;
  44. /* init CPUs */
  45. env = cpu_init(cpu_model);
  46. if (!env) {
  47. fprintf(stderr, "Unable to find PowerPC %s CPU definition\n",
  48. cpu_model);
  49. exit(1);
  50. }
  51. cpu_clk->cb = NULL; /* We don't care about CPU clock frequency changes */
  52. cpu_clk->opaque = env;
  53. /* Set time-base frequency to sysclk */
  54. tb_clk->cb = ppc_40x_timers_init(env, sysclk, PPC_INTERRUPT_PIT);
  55. tb_clk->opaque = env;
  56. ppc_dcr_init(env, NULL, NULL);
  57. /* Register qemu callbacks */
  58. qemu_register_reset((QEMUResetHandler*)&cpu_reset, env);
  59. return env;
  60. }
  61. /*****************************************************************************/
  62. /* "Universal" Interrupt controller */
  63. enum {
  64. DCR_UICSR = 0x000,
  65. DCR_UICSRS = 0x001,
  66. DCR_UICER = 0x002,
  67. DCR_UICCR = 0x003,
  68. DCR_UICPR = 0x004,
  69. DCR_UICTR = 0x005,
  70. DCR_UICMSR = 0x006,
  71. DCR_UICVR = 0x007,
  72. DCR_UICVCR = 0x008,
  73. DCR_UICMAX = 0x009,
  74. };
  75. #define UIC_MAX_IRQ 32
  76. typedef struct ppcuic_t ppcuic_t;
  77. struct ppcuic_t {
  78. uint32_t dcr_base;
  79. int use_vectors;
  80. uint32_t level; /* Remembers the state of level-triggered interrupts. */
  81. uint32_t uicsr; /* Status register */
  82. uint32_t uicer; /* Enable register */
  83. uint32_t uiccr; /* Critical register */
  84. uint32_t uicpr; /* Polarity register */
  85. uint32_t uictr; /* Triggering register */
  86. uint32_t uicvcr; /* Vector configuration register */
  87. uint32_t uicvr;
  88. qemu_irq *irqs;
  89. };
  90. static void ppcuic_trigger_irq (ppcuic_t *uic)
  91. {
  92. uint32_t ir, cr;
  93. int start, end, inc, i;
  94. /* Trigger interrupt if any is pending */
  95. ir = uic->uicsr & uic->uicer & (~uic->uiccr);
  96. cr = uic->uicsr & uic->uicer & uic->uiccr;
  97. LOG_UIC("%s: uicsr %08" PRIx32 " uicer %08" PRIx32
  98. " uiccr %08" PRIx32 "\n"
  99. " %08" PRIx32 " ir %08" PRIx32 " cr %08" PRIx32 "\n",
  100. __func__, uic->uicsr, uic->uicer, uic->uiccr,
  101. uic->uicsr & uic->uicer, ir, cr);
  102. if (ir != 0x0000000) {
  103. LOG_UIC("Raise UIC interrupt\n");
  104. qemu_irq_raise(uic->irqs[PPCUIC_OUTPUT_INT]);
  105. } else {
  106. LOG_UIC("Lower UIC interrupt\n");
  107. qemu_irq_lower(uic->irqs[PPCUIC_OUTPUT_INT]);
  108. }
  109. /* Trigger critical interrupt if any is pending and update vector */
  110. if (cr != 0x0000000) {
  111. qemu_irq_raise(uic->irqs[PPCUIC_OUTPUT_CINT]);
  112. if (uic->use_vectors) {
  113. /* Compute critical IRQ vector */
  114. if (uic->uicvcr & 1) {
  115. start = 31;
  116. end = 0;
  117. inc = -1;
  118. } else {
  119. start = 0;
  120. end = 31;
  121. inc = 1;
  122. }
  123. uic->uicvr = uic->uicvcr & 0xFFFFFFFC;
  124. for (i = start; i <= end; i += inc) {
  125. if (cr & (1 << i)) {
  126. uic->uicvr += (i - start) * 512 * inc;
  127. break;
  128. }
  129. }
  130. }
  131. LOG_UIC("Raise UIC critical interrupt - "
  132. "vector %08" PRIx32 "\n", uic->uicvr);
  133. } else {
  134. LOG_UIC("Lower UIC critical interrupt\n");
  135. qemu_irq_lower(uic->irqs[PPCUIC_OUTPUT_CINT]);
  136. uic->uicvr = 0x00000000;
  137. }
  138. }
  139. static void ppcuic_set_irq (void *opaque, int irq_num, int level)
  140. {
  141. ppcuic_t *uic;
  142. uint32_t mask, sr;
  143. uic = opaque;
  144. mask = 1 << (31-irq_num);
  145. LOG_UIC("%s: irq %d level %d uicsr %08" PRIx32
  146. " mask %08" PRIx32 " => %08" PRIx32 " %08" PRIx32 "\n",
  147. __func__, irq_num, level,
  148. uic->uicsr, mask, uic->uicsr & mask, level << irq_num);
  149. if (irq_num < 0 || irq_num > 31)
  150. return;
  151. sr = uic->uicsr;
  152. /* Update status register */
  153. if (uic->uictr & mask) {
  154. /* Edge sensitive interrupt */
  155. if (level == 1)
  156. uic->uicsr |= mask;
  157. } else {
  158. /* Level sensitive interrupt */
  159. if (level == 1) {
  160. uic->uicsr |= mask;
  161. uic->level |= mask;
  162. } else {
  163. uic->uicsr &= ~mask;
  164. uic->level &= ~mask;
  165. }
  166. }
  167. LOG_UIC("%s: irq %d level %d sr %" PRIx32 " => "
  168. "%08" PRIx32 "\n", __func__, irq_num, level, uic->uicsr, sr);
  169. if (sr != uic->uicsr)
  170. ppcuic_trigger_irq(uic);
  171. }
  172. static uint32_t dcr_read_uic (void *opaque, int dcrn)
  173. {
  174. ppcuic_t *uic;
  175. uint32_t ret;
  176. uic = opaque;
  177. dcrn -= uic->dcr_base;
  178. switch (dcrn) {
  179. case DCR_UICSR:
  180. case DCR_UICSRS:
  181. ret = uic->uicsr;
  182. break;
  183. case DCR_UICER:
  184. ret = uic->uicer;
  185. break;
  186. case DCR_UICCR:
  187. ret = uic->uiccr;
  188. break;
  189. case DCR_UICPR:
  190. ret = uic->uicpr;
  191. break;
  192. case DCR_UICTR:
  193. ret = uic->uictr;
  194. break;
  195. case DCR_UICMSR:
  196. ret = uic->uicsr & uic->uicer;
  197. break;
  198. case DCR_UICVR:
  199. if (!uic->use_vectors)
  200. goto no_read;
  201. ret = uic->uicvr;
  202. break;
  203. case DCR_UICVCR:
  204. if (!uic->use_vectors)
  205. goto no_read;
  206. ret = uic->uicvcr;
  207. break;
  208. default:
  209. no_read:
  210. ret = 0x00000000;
  211. break;
  212. }
  213. return ret;
  214. }
  215. static void dcr_write_uic (void *opaque, int dcrn, uint32_t val)
  216. {
  217. ppcuic_t *uic;
  218. uic = opaque;
  219. dcrn -= uic->dcr_base;
  220. LOG_UIC("%s: dcr %d val 0x%x\n", __func__, dcrn, val);
  221. switch (dcrn) {
  222. case DCR_UICSR:
  223. uic->uicsr &= ~val;
  224. uic->uicsr |= uic->level;
  225. ppcuic_trigger_irq(uic);
  226. break;
  227. case DCR_UICSRS:
  228. uic->uicsr |= val;
  229. ppcuic_trigger_irq(uic);
  230. break;
  231. case DCR_UICER:
  232. uic->uicer = val;
  233. ppcuic_trigger_irq(uic);
  234. break;
  235. case DCR_UICCR:
  236. uic->uiccr = val;
  237. ppcuic_trigger_irq(uic);
  238. break;
  239. case DCR_UICPR:
  240. uic->uicpr = val;
  241. break;
  242. case DCR_UICTR:
  243. uic->uictr = val;
  244. ppcuic_trigger_irq(uic);
  245. break;
  246. case DCR_UICMSR:
  247. break;
  248. case DCR_UICVR:
  249. break;
  250. case DCR_UICVCR:
  251. uic->uicvcr = val & 0xFFFFFFFD;
  252. ppcuic_trigger_irq(uic);
  253. break;
  254. }
  255. }
  256. static void ppcuic_reset (void *opaque)
  257. {
  258. ppcuic_t *uic;
  259. uic = opaque;
  260. uic->uiccr = 0x00000000;
  261. uic->uicer = 0x00000000;
  262. uic->uicpr = 0x00000000;
  263. uic->uicsr = 0x00000000;
  264. uic->uictr = 0x00000000;
  265. if (uic->use_vectors) {
  266. uic->uicvcr = 0x00000000;
  267. uic->uicvr = 0x0000000;
  268. }
  269. }
  270. qemu_irq *ppcuic_init (CPUState *env, qemu_irq *irqs,
  271. uint32_t dcr_base, int has_ssr, int has_vr)
  272. {
  273. ppcuic_t *uic;
  274. int i;
  275. uic = g_malloc0(sizeof(ppcuic_t));
  276. uic->dcr_base = dcr_base;
  277. uic->irqs = irqs;
  278. if (has_vr)
  279. uic->use_vectors = 1;
  280. for (i = 0; i < DCR_UICMAX; i++) {
  281. ppc_dcr_register(env, dcr_base + i, uic,
  282. &dcr_read_uic, &dcr_write_uic);
  283. }
  284. qemu_register_reset(ppcuic_reset, uic);
  285. return qemu_allocate_irqs(&ppcuic_set_irq, uic, UIC_MAX_IRQ);
  286. }
  287. /*****************************************************************************/
  288. /* SDRAM controller */
  289. typedef struct ppc4xx_sdram_t ppc4xx_sdram_t;
  290. struct ppc4xx_sdram_t {
  291. uint32_t addr;
  292. int nbanks;
  293. MemoryRegion containers[4]; /* used for clipping */
  294. MemoryRegion *ram_memories;
  295. target_phys_addr_t ram_bases[4];
  296. target_phys_addr_t ram_sizes[4];
  297. uint32_t besr0;
  298. uint32_t besr1;
  299. uint32_t bear;
  300. uint32_t cfg;
  301. uint32_t status;
  302. uint32_t rtr;
  303. uint32_t pmit;
  304. uint32_t bcr[4];
  305. uint32_t tr;
  306. uint32_t ecccfg;
  307. uint32_t eccesr;
  308. qemu_irq irq;
  309. };
  310. enum {
  311. SDRAM0_CFGADDR = 0x010,
  312. SDRAM0_CFGDATA = 0x011,
  313. };
  314. /* XXX: TOFIX: some patches have made this code become inconsistent:
  315. * there are type inconsistencies, mixing target_phys_addr_t, target_ulong
  316. * and uint32_t
  317. */
  318. static uint32_t sdram_bcr (target_phys_addr_t ram_base,
  319. target_phys_addr_t ram_size)
  320. {
  321. uint32_t bcr;
  322. switch (ram_size) {
  323. case (4 * 1024 * 1024):
  324. bcr = 0x00000000;
  325. break;
  326. case (8 * 1024 * 1024):
  327. bcr = 0x00020000;
  328. break;
  329. case (16 * 1024 * 1024):
  330. bcr = 0x00040000;
  331. break;
  332. case (32 * 1024 * 1024):
  333. bcr = 0x00060000;
  334. break;
  335. case (64 * 1024 * 1024):
  336. bcr = 0x00080000;
  337. break;
  338. case (128 * 1024 * 1024):
  339. bcr = 0x000A0000;
  340. break;
  341. case (256 * 1024 * 1024):
  342. bcr = 0x000C0000;
  343. break;
  344. default:
  345. printf("%s: invalid RAM size " TARGET_FMT_plx "\n", __func__,
  346. ram_size);
  347. return 0x00000000;
  348. }
  349. bcr |= ram_base & 0xFF800000;
  350. bcr |= 1;
  351. return bcr;
  352. }
  353. static inline target_phys_addr_t sdram_base(uint32_t bcr)
  354. {
  355. return bcr & 0xFF800000;
  356. }
  357. static target_ulong sdram_size (uint32_t bcr)
  358. {
  359. target_ulong size;
  360. int sh;
  361. sh = (bcr >> 17) & 0x7;
  362. if (sh == 7)
  363. size = -1;
  364. else
  365. size = (4 * 1024 * 1024) << sh;
  366. return size;
  367. }
  368. static void sdram_set_bcr(ppc4xx_sdram_t *sdram,
  369. uint32_t *bcrp, uint32_t bcr, int enabled)
  370. {
  371. unsigned n = bcrp - sdram->bcr;
  372. if (*bcrp & 0x00000001) {
  373. /* Unmap RAM */
  374. #ifdef DEBUG_SDRAM
  375. printf("%s: unmap RAM area " TARGET_FMT_plx " " TARGET_FMT_lx "\n",
  376. __func__, sdram_base(*bcrp), sdram_size(*bcrp));
  377. #endif
  378. memory_region_del_subregion(get_system_memory(),
  379. &sdram->containers[n]);
  380. memory_region_del_subregion(&sdram->containers[n],
  381. &sdram->ram_memories[n]);
  382. memory_region_destroy(&sdram->containers[n]);
  383. }
  384. *bcrp = bcr & 0xFFDEE001;
  385. if (enabled && (bcr & 0x00000001)) {
  386. #ifdef DEBUG_SDRAM
  387. printf("%s: Map RAM area " TARGET_FMT_plx " " TARGET_FMT_lx "\n",
  388. __func__, sdram_base(bcr), sdram_size(bcr));
  389. #endif
  390. memory_region_init(&sdram->containers[n], "sdram-containers",
  391. sdram_size(bcr));
  392. memory_region_add_subregion(&sdram->containers[n], 0,
  393. &sdram->ram_memories[n]);
  394. memory_region_add_subregion(get_system_memory(),
  395. sdram_base(bcr),
  396. &sdram->containers[n]);
  397. }
  398. }
  399. static void sdram_map_bcr (ppc4xx_sdram_t *sdram)
  400. {
  401. int i;
  402. for (i = 0; i < sdram->nbanks; i++) {
  403. if (sdram->ram_sizes[i] != 0) {
  404. sdram_set_bcr(sdram,
  405. &sdram->bcr[i],
  406. sdram_bcr(sdram->ram_bases[i], sdram->ram_sizes[i]),
  407. 1);
  408. } else {
  409. sdram_set_bcr(sdram, &sdram->bcr[i], 0x00000000, 0);
  410. }
  411. }
  412. }
  413. static void sdram_unmap_bcr (ppc4xx_sdram_t *sdram)
  414. {
  415. int i;
  416. for (i = 0; i < sdram->nbanks; i++) {
  417. #ifdef DEBUG_SDRAM
  418. printf("%s: Unmap RAM area " TARGET_FMT_plx " " TARGET_FMT_lx "\n",
  419. __func__, sdram_base(sdram->bcr[i]), sdram_size(sdram->bcr[i]));
  420. #endif
  421. memory_region_del_subregion(get_system_memory(),
  422. &sdram->ram_memories[i]);
  423. }
  424. }
  425. static uint32_t dcr_read_sdram (void *opaque, int dcrn)
  426. {
  427. ppc4xx_sdram_t *sdram;
  428. uint32_t ret;
  429. sdram = opaque;
  430. switch (dcrn) {
  431. case SDRAM0_CFGADDR:
  432. ret = sdram->addr;
  433. break;
  434. case SDRAM0_CFGDATA:
  435. switch (sdram->addr) {
  436. case 0x00: /* SDRAM_BESR0 */
  437. ret = sdram->besr0;
  438. break;
  439. case 0x08: /* SDRAM_BESR1 */
  440. ret = sdram->besr1;
  441. break;
  442. case 0x10: /* SDRAM_BEAR */
  443. ret = sdram->bear;
  444. break;
  445. case 0x20: /* SDRAM_CFG */
  446. ret = sdram->cfg;
  447. break;
  448. case 0x24: /* SDRAM_STATUS */
  449. ret = sdram->status;
  450. break;
  451. case 0x30: /* SDRAM_RTR */
  452. ret = sdram->rtr;
  453. break;
  454. case 0x34: /* SDRAM_PMIT */
  455. ret = sdram->pmit;
  456. break;
  457. case 0x40: /* SDRAM_B0CR */
  458. ret = sdram->bcr[0];
  459. break;
  460. case 0x44: /* SDRAM_B1CR */
  461. ret = sdram->bcr[1];
  462. break;
  463. case 0x48: /* SDRAM_B2CR */
  464. ret = sdram->bcr[2];
  465. break;
  466. case 0x4C: /* SDRAM_B3CR */
  467. ret = sdram->bcr[3];
  468. break;
  469. case 0x80: /* SDRAM_TR */
  470. ret = -1; /* ? */
  471. break;
  472. case 0x94: /* SDRAM_ECCCFG */
  473. ret = sdram->ecccfg;
  474. break;
  475. case 0x98: /* SDRAM_ECCESR */
  476. ret = sdram->eccesr;
  477. break;
  478. default: /* Error */
  479. ret = -1;
  480. break;
  481. }
  482. break;
  483. default:
  484. /* Avoid gcc warning */
  485. ret = 0x00000000;
  486. break;
  487. }
  488. return ret;
  489. }
  490. static void dcr_write_sdram (void *opaque, int dcrn, uint32_t val)
  491. {
  492. ppc4xx_sdram_t *sdram;
  493. sdram = opaque;
  494. switch (dcrn) {
  495. case SDRAM0_CFGADDR:
  496. sdram->addr = val;
  497. break;
  498. case SDRAM0_CFGDATA:
  499. switch (sdram->addr) {
  500. case 0x00: /* SDRAM_BESR0 */
  501. sdram->besr0 &= ~val;
  502. break;
  503. case 0x08: /* SDRAM_BESR1 */
  504. sdram->besr1 &= ~val;
  505. break;
  506. case 0x10: /* SDRAM_BEAR */
  507. sdram->bear = val;
  508. break;
  509. case 0x20: /* SDRAM_CFG */
  510. val &= 0xFFE00000;
  511. if (!(sdram->cfg & 0x80000000) && (val & 0x80000000)) {
  512. #ifdef DEBUG_SDRAM
  513. printf("%s: enable SDRAM controller\n", __func__);
  514. #endif
  515. /* validate all RAM mappings */
  516. sdram_map_bcr(sdram);
  517. sdram->status &= ~0x80000000;
  518. } else if ((sdram->cfg & 0x80000000) && !(val & 0x80000000)) {
  519. #ifdef DEBUG_SDRAM
  520. printf("%s: disable SDRAM controller\n", __func__);
  521. #endif
  522. /* invalidate all RAM mappings */
  523. sdram_unmap_bcr(sdram);
  524. sdram->status |= 0x80000000;
  525. }
  526. if (!(sdram->cfg & 0x40000000) && (val & 0x40000000))
  527. sdram->status |= 0x40000000;
  528. else if ((sdram->cfg & 0x40000000) && !(val & 0x40000000))
  529. sdram->status &= ~0x40000000;
  530. sdram->cfg = val;
  531. break;
  532. case 0x24: /* SDRAM_STATUS */
  533. /* Read-only register */
  534. break;
  535. case 0x30: /* SDRAM_RTR */
  536. sdram->rtr = val & 0x3FF80000;
  537. break;
  538. case 0x34: /* SDRAM_PMIT */
  539. sdram->pmit = (val & 0xF8000000) | 0x07C00000;
  540. break;
  541. case 0x40: /* SDRAM_B0CR */
  542. sdram_set_bcr(sdram, &sdram->bcr[0], val, sdram->cfg & 0x80000000);
  543. break;
  544. case 0x44: /* SDRAM_B1CR */
  545. sdram_set_bcr(sdram, &sdram->bcr[1], val, sdram->cfg & 0x80000000);
  546. break;
  547. case 0x48: /* SDRAM_B2CR */
  548. sdram_set_bcr(sdram, &sdram->bcr[2], val, sdram->cfg & 0x80000000);
  549. break;
  550. case 0x4C: /* SDRAM_B3CR */
  551. sdram_set_bcr(sdram, &sdram->bcr[3], val, sdram->cfg & 0x80000000);
  552. break;
  553. case 0x80: /* SDRAM_TR */
  554. sdram->tr = val & 0x018FC01F;
  555. break;
  556. case 0x94: /* SDRAM_ECCCFG */
  557. sdram->ecccfg = val & 0x00F00000;
  558. break;
  559. case 0x98: /* SDRAM_ECCESR */
  560. val &= 0xFFF0F000;
  561. if (sdram->eccesr == 0 && val != 0)
  562. qemu_irq_raise(sdram->irq);
  563. else if (sdram->eccesr != 0 && val == 0)
  564. qemu_irq_lower(sdram->irq);
  565. sdram->eccesr = val;
  566. break;
  567. default: /* Error */
  568. break;
  569. }
  570. break;
  571. }
  572. }
  573. static void sdram_reset (void *opaque)
  574. {
  575. ppc4xx_sdram_t *sdram;
  576. sdram = opaque;
  577. sdram->addr = 0x00000000;
  578. sdram->bear = 0x00000000;
  579. sdram->besr0 = 0x00000000; /* No error */
  580. sdram->besr1 = 0x00000000; /* No error */
  581. sdram->cfg = 0x00000000;
  582. sdram->ecccfg = 0x00000000; /* No ECC */
  583. sdram->eccesr = 0x00000000; /* No error */
  584. sdram->pmit = 0x07C00000;
  585. sdram->rtr = 0x05F00000;
  586. sdram->tr = 0x00854009;
  587. /* We pre-initialize RAM banks */
  588. sdram->status = 0x00000000;
  589. sdram->cfg = 0x00800000;
  590. }
  591. void ppc4xx_sdram_init (CPUState *env, qemu_irq irq, int nbanks,
  592. MemoryRegion *ram_memories,
  593. target_phys_addr_t *ram_bases,
  594. target_phys_addr_t *ram_sizes,
  595. int do_init)
  596. {
  597. ppc4xx_sdram_t *sdram;
  598. sdram = g_malloc0(sizeof(ppc4xx_sdram_t));
  599. sdram->irq = irq;
  600. sdram->nbanks = nbanks;
  601. sdram->ram_memories = ram_memories;
  602. memset(sdram->ram_bases, 0, 4 * sizeof(target_phys_addr_t));
  603. memcpy(sdram->ram_bases, ram_bases,
  604. nbanks * sizeof(target_phys_addr_t));
  605. memset(sdram->ram_sizes, 0, 4 * sizeof(target_phys_addr_t));
  606. memcpy(sdram->ram_sizes, ram_sizes,
  607. nbanks * sizeof(target_phys_addr_t));
  608. qemu_register_reset(&sdram_reset, sdram);
  609. ppc_dcr_register(env, SDRAM0_CFGADDR,
  610. sdram, &dcr_read_sdram, &dcr_write_sdram);
  611. ppc_dcr_register(env, SDRAM0_CFGDATA,
  612. sdram, &dcr_read_sdram, &dcr_write_sdram);
  613. if (do_init)
  614. sdram_map_bcr(sdram);
  615. }
  616. /* Fill in consecutive SDRAM banks with 'ram_size' bytes of memory.
  617. *
  618. * sdram_bank_sizes[] must be 0-terminated.
  619. *
  620. * The 4xx SDRAM controller supports a small number of banks, and each bank
  621. * must be one of a small set of sizes. The number of banks and the supported
  622. * sizes varies by SoC. */
  623. ram_addr_t ppc4xx_sdram_adjust(ram_addr_t ram_size, int nr_banks,
  624. MemoryRegion ram_memories[],
  625. target_phys_addr_t ram_bases[],
  626. target_phys_addr_t ram_sizes[],
  627. const unsigned int sdram_bank_sizes[])
  628. {
  629. ram_addr_t size_left = ram_size;
  630. ram_addr_t base = 0;
  631. int i;
  632. int j;
  633. for (i = 0; i < nr_banks; i++) {
  634. for (j = 0; sdram_bank_sizes[j] != 0; j++) {
  635. unsigned int bank_size = sdram_bank_sizes[j];
  636. if (bank_size <= size_left) {
  637. char name[32];
  638. snprintf(name, sizeof(name), "ppc4xx.sdram%d", i);
  639. memory_region_init_ram(&ram_memories[i], NULL, name, bank_size);
  640. ram_bases[i] = base;
  641. ram_sizes[i] = bank_size;
  642. base += ram_size;
  643. size_left -= bank_size;
  644. break;
  645. }
  646. }
  647. if (!size_left) {
  648. /* No need to use the remaining banks. */
  649. break;
  650. }
  651. }
  652. ram_size -= size_left;
  653. if (size_left)
  654. printf("Truncating memory to %d MiB to fit SDRAM controller limits.\n",
  655. (int)(ram_size >> 20));
  656. return ram_size;
  657. }