pl190.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. /*
  2. * Arm PrimeCell PL190 Vector Interrupt Controller
  3. *
  4. * Copyright (c) 2006 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GPL.
  8. */
  9. #include "sysbus.h"
  10. /* The number of virtual priority levels. 16 user vectors plus the
  11. unvectored IRQ. Chained interrupts would require an additional level
  12. if implemented. */
  13. #define PL190_NUM_PRIO 17
  14. typedef struct {
  15. SysBusDevice busdev;
  16. uint32_t level;
  17. uint32_t soft_level;
  18. uint32_t irq_enable;
  19. uint32_t fiq_select;
  20. uint8_t vect_control[16];
  21. uint32_t vect_addr[PL190_NUM_PRIO];
  22. /* Mask containing interrupts with higher priority than this one. */
  23. uint32_t prio_mask[PL190_NUM_PRIO + 1];
  24. int protected;
  25. /* Current priority level. */
  26. int priority;
  27. int prev_prio[PL190_NUM_PRIO];
  28. qemu_irq irq;
  29. qemu_irq fiq;
  30. } pl190_state;
  31. static const unsigned char pl190_id[] =
  32. { 0x90, 0x11, 0x04, 0x00, 0x0D, 0xf0, 0x05, 0xb1 };
  33. static inline uint32_t pl190_irq_level(pl190_state *s)
  34. {
  35. return (s->level | s->soft_level) & s->irq_enable & ~s->fiq_select;
  36. }
  37. /* Update interrupts. */
  38. static void pl190_update(pl190_state *s)
  39. {
  40. uint32_t level = pl190_irq_level(s);
  41. int set;
  42. set = (level & s->prio_mask[s->priority]) != 0;
  43. qemu_set_irq(s->irq, set);
  44. set = ((s->level | s->soft_level) & s->fiq_select) != 0;
  45. qemu_set_irq(s->fiq, set);
  46. }
  47. static void pl190_set_irq(void *opaque, int irq, int level)
  48. {
  49. pl190_state *s = (pl190_state *)opaque;
  50. if (level)
  51. s->level |= 1u << irq;
  52. else
  53. s->level &= ~(1u << irq);
  54. pl190_update(s);
  55. }
  56. static void pl190_update_vectors(pl190_state *s)
  57. {
  58. uint32_t mask;
  59. int i;
  60. int n;
  61. mask = 0;
  62. for (i = 0; i < 16; i++)
  63. {
  64. s->prio_mask[i] = mask;
  65. if (s->vect_control[i] & 0x20)
  66. {
  67. n = s->vect_control[i] & 0x1f;
  68. mask |= 1 << n;
  69. }
  70. }
  71. s->prio_mask[16] = mask;
  72. pl190_update(s);
  73. }
  74. static uint32_t pl190_read(void *opaque, target_phys_addr_t offset)
  75. {
  76. pl190_state *s = (pl190_state *)opaque;
  77. int i;
  78. if (offset >= 0xfe0 && offset < 0x1000) {
  79. return pl190_id[(offset - 0xfe0) >> 2];
  80. }
  81. if (offset >= 0x100 && offset < 0x140) {
  82. return s->vect_addr[(offset - 0x100) >> 2];
  83. }
  84. if (offset >= 0x200 && offset < 0x240) {
  85. return s->vect_control[(offset - 0x200) >> 2];
  86. }
  87. switch (offset >> 2) {
  88. case 0: /* IRQSTATUS */
  89. return pl190_irq_level(s);
  90. case 1: /* FIQSATUS */
  91. return (s->level | s->soft_level) & s->fiq_select;
  92. case 2: /* RAWINTR */
  93. return s->level | s->soft_level;
  94. case 3: /* INTSELECT */
  95. return s->fiq_select;
  96. case 4: /* INTENABLE */
  97. return s->irq_enable;
  98. case 6: /* SOFTINT */
  99. return s->soft_level;
  100. case 8: /* PROTECTION */
  101. return s->protected;
  102. case 12: /* VECTADDR */
  103. /* Read vector address at the start of an ISR. Increases the
  104. current priority level to that of the current interrupt. */
  105. for (i = 0; i < s->priority; i++)
  106. {
  107. if ((s->level | s->soft_level) & s->prio_mask[i])
  108. break;
  109. }
  110. /* Reading this value with no pending interrupts is undefined.
  111. We return the default address. */
  112. if (i == PL190_NUM_PRIO)
  113. return s->vect_addr[16];
  114. if (i < s->priority)
  115. {
  116. s->prev_prio[i] = s->priority;
  117. s->priority = i;
  118. pl190_update(s);
  119. }
  120. return s->vect_addr[s->priority];
  121. case 13: /* DEFVECTADDR */
  122. return s->vect_addr[16];
  123. default:
  124. hw_error("pl190_read: Bad offset %x\n", (int)offset);
  125. return 0;
  126. }
  127. }
  128. static void pl190_write(void *opaque, target_phys_addr_t offset, uint32_t val)
  129. {
  130. pl190_state *s = (pl190_state *)opaque;
  131. if (offset >= 0x100 && offset < 0x140) {
  132. s->vect_addr[(offset - 0x100) >> 2] = val;
  133. pl190_update_vectors(s);
  134. return;
  135. }
  136. if (offset >= 0x200 && offset < 0x240) {
  137. s->vect_control[(offset - 0x200) >> 2] = val;
  138. pl190_update_vectors(s);
  139. return;
  140. }
  141. switch (offset >> 2) {
  142. case 0: /* SELECT */
  143. /* This is a readonly register, but linux tries to write to it
  144. anyway. Ignore the write. */
  145. break;
  146. case 3: /* INTSELECT */
  147. s->fiq_select = val;
  148. break;
  149. case 4: /* INTENABLE */
  150. s->irq_enable |= val;
  151. break;
  152. case 5: /* INTENCLEAR */
  153. s->irq_enable &= ~val;
  154. break;
  155. case 6: /* SOFTINT */
  156. s->soft_level |= val;
  157. break;
  158. case 7: /* SOFTINTCLEAR */
  159. s->soft_level &= ~val;
  160. break;
  161. case 8: /* PROTECTION */
  162. /* TODO: Protection (supervisor only access) is not implemented. */
  163. s->protected = val & 1;
  164. break;
  165. case 12: /* VECTADDR */
  166. /* Restore the previous priority level. The value written is
  167. ignored. */
  168. if (s->priority < PL190_NUM_PRIO)
  169. s->priority = s->prev_prio[s->priority];
  170. break;
  171. case 13: /* DEFVECTADDR */
  172. s->vect_addr[16] = val;
  173. break;
  174. case 0xc0: /* ITCR */
  175. if (val) {
  176. hw_error("pl190: Test mode not implemented\n");
  177. }
  178. break;
  179. default:
  180. hw_error("pl190_write: Bad offset %x\n", (int)offset);
  181. return;
  182. }
  183. pl190_update(s);
  184. }
  185. static CPUReadMemoryFunc * const pl190_readfn[] = {
  186. pl190_read,
  187. pl190_read,
  188. pl190_read
  189. };
  190. static CPUWriteMemoryFunc * const pl190_writefn[] = {
  191. pl190_write,
  192. pl190_write,
  193. pl190_write
  194. };
  195. static void pl190_reset(DeviceState *d)
  196. {
  197. pl190_state *s = DO_UPCAST(pl190_state, busdev.qdev, d);
  198. int i;
  199. for (i = 0; i < 16; i++)
  200. {
  201. s->vect_addr[i] = 0;
  202. s->vect_control[i] = 0;
  203. }
  204. s->vect_addr[16] = 0;
  205. s->prio_mask[17] = 0xffffffff;
  206. s->priority = PL190_NUM_PRIO;
  207. pl190_update_vectors(s);
  208. }
  209. static int pl190_init(SysBusDevice *dev)
  210. {
  211. pl190_state *s = FROM_SYSBUS(pl190_state, dev);
  212. int iomemtype;
  213. iomemtype = cpu_register_io_memory(pl190_readfn,
  214. pl190_writefn, s,
  215. DEVICE_NATIVE_ENDIAN);
  216. sysbus_init_mmio(dev, 0x1000, iomemtype);
  217. qdev_init_gpio_in(&dev->qdev, pl190_set_irq, 32);
  218. sysbus_init_irq(dev, &s->irq);
  219. sysbus_init_irq(dev, &s->fiq);
  220. return 0;
  221. }
  222. static const VMStateDescription vmstate_pl190 = {
  223. .name = "pl190",
  224. .version_id = 1,
  225. .minimum_version_id = 1,
  226. .fields = (VMStateField[]) {
  227. VMSTATE_UINT32(level, pl190_state),
  228. VMSTATE_UINT32(soft_level, pl190_state),
  229. VMSTATE_UINT32(irq_enable, pl190_state),
  230. VMSTATE_UINT32(fiq_select, pl190_state),
  231. VMSTATE_UINT8_ARRAY(vect_control, pl190_state, 16),
  232. VMSTATE_UINT32_ARRAY(vect_addr, pl190_state, PL190_NUM_PRIO),
  233. VMSTATE_UINT32_ARRAY(prio_mask, pl190_state, PL190_NUM_PRIO+1),
  234. VMSTATE_INT32(protected, pl190_state),
  235. VMSTATE_INT32(priority, pl190_state),
  236. VMSTATE_INT32_ARRAY(prev_prio, pl190_state, PL190_NUM_PRIO),
  237. VMSTATE_END_OF_LIST()
  238. }
  239. };
  240. static SysBusDeviceInfo pl190_info = {
  241. .init = pl190_init,
  242. .qdev.name = "pl190",
  243. .qdev.size = sizeof(pl190_state),
  244. .qdev.vmsd = &vmstate_pl190,
  245. .qdev.reset = pl190_reset,
  246. .qdev.no_user = 1,
  247. };
  248. static void pl190_register_devices(void)
  249. {
  250. sysbus_register_withprop(&pl190_info);
  251. }
  252. device_init(pl190_register_devices)