pl061.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. /*
  2. * Arm PrimeCell PL061 General Purpose IO with additional
  3. * Luminary Micro Stellaris bits.
  4. *
  5. * Copyright (c) 2007 CodeSourcery.
  6. * Written by Paul Brook
  7. *
  8. * This code is licensed under the GPL.
  9. */
  10. #include "sysbus.h"
  11. //#define DEBUG_PL061 1
  12. #ifdef DEBUG_PL061
  13. #define DPRINTF(fmt, ...) \
  14. do { printf("pl061: " fmt , ## __VA_ARGS__); } while (0)
  15. #define BADF(fmt, ...) \
  16. do { fprintf(stderr, "pl061: error: " fmt , ## __VA_ARGS__); exit(1);} while (0)
  17. #else
  18. #define DPRINTF(fmt, ...) do {} while(0)
  19. #define BADF(fmt, ...) \
  20. do { fprintf(stderr, "pl061: error: " fmt , ## __VA_ARGS__);} while (0)
  21. #endif
  22. static const uint8_t pl061_id[12] =
  23. { 0x00, 0x00, 0x00, 0x00, 0x61, 0x10, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 };
  24. static const uint8_t pl061_id_luminary[12] =
  25. { 0x00, 0x00, 0x00, 0x00, 0x61, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1 };
  26. typedef struct {
  27. SysBusDevice busdev;
  28. uint32_t locked;
  29. uint32_t data;
  30. uint32_t old_data;
  31. uint32_t dir;
  32. uint32_t isense;
  33. uint32_t ibe;
  34. uint32_t iev;
  35. uint32_t im;
  36. uint32_t istate;
  37. uint32_t afsel;
  38. uint32_t dr2r;
  39. uint32_t dr4r;
  40. uint32_t dr8r;
  41. uint32_t odr;
  42. uint32_t pur;
  43. uint32_t pdr;
  44. uint32_t slr;
  45. uint32_t den;
  46. uint32_t cr;
  47. uint32_t float_high;
  48. uint32_t amsel;
  49. qemu_irq irq;
  50. qemu_irq out[8];
  51. const unsigned char *id;
  52. } pl061_state;
  53. static const VMStateDescription vmstate_pl061 = {
  54. .name = "pl061",
  55. .version_id = 2,
  56. .minimum_version_id = 1,
  57. .fields = (VMStateField[]) {
  58. VMSTATE_UINT32(locked, pl061_state),
  59. VMSTATE_UINT32(data, pl061_state),
  60. VMSTATE_UINT32(old_data, pl061_state),
  61. VMSTATE_UINT32(dir, pl061_state),
  62. VMSTATE_UINT32(isense, pl061_state),
  63. VMSTATE_UINT32(ibe, pl061_state),
  64. VMSTATE_UINT32(iev, pl061_state),
  65. VMSTATE_UINT32(im, pl061_state),
  66. VMSTATE_UINT32(istate, pl061_state),
  67. VMSTATE_UINT32(afsel, pl061_state),
  68. VMSTATE_UINT32(dr2r, pl061_state),
  69. VMSTATE_UINT32(dr4r, pl061_state),
  70. VMSTATE_UINT32(dr8r, pl061_state),
  71. VMSTATE_UINT32(odr, pl061_state),
  72. VMSTATE_UINT32(pur, pl061_state),
  73. VMSTATE_UINT32(pdr, pl061_state),
  74. VMSTATE_UINT32(slr, pl061_state),
  75. VMSTATE_UINT32(den, pl061_state),
  76. VMSTATE_UINT32(cr, pl061_state),
  77. VMSTATE_UINT32(float_high, pl061_state),
  78. VMSTATE_UINT32_V(amsel, pl061_state, 2),
  79. VMSTATE_END_OF_LIST()
  80. }
  81. };
  82. static void pl061_update(pl061_state *s)
  83. {
  84. uint8_t changed;
  85. uint8_t mask;
  86. uint8_t out;
  87. int i;
  88. /* Outputs float high. */
  89. /* FIXME: This is board dependent. */
  90. out = (s->data & s->dir) | ~s->dir;
  91. changed = s->old_data ^ out;
  92. if (!changed)
  93. return;
  94. s->old_data = out;
  95. for (i = 0; i < 8; i++) {
  96. mask = 1 << i;
  97. if (changed & mask) {
  98. DPRINTF("Set output %d = %d\n", i, (out & mask) != 0);
  99. qemu_set_irq(s->out[i], (out & mask) != 0);
  100. }
  101. }
  102. /* FIXME: Implement input interrupts. */
  103. }
  104. static uint32_t pl061_read(void *opaque, target_phys_addr_t offset)
  105. {
  106. pl061_state *s = (pl061_state *)opaque;
  107. if (offset >= 0xfd0 && offset < 0x1000) {
  108. return s->id[(offset - 0xfd0) >> 2];
  109. }
  110. if (offset < 0x400) {
  111. return s->data & (offset >> 2);
  112. }
  113. switch (offset) {
  114. case 0x400: /* Direction */
  115. return s->dir;
  116. case 0x404: /* Interrupt sense */
  117. return s->isense;
  118. case 0x408: /* Interrupt both edges */
  119. return s->ibe;
  120. case 0x40c: /* Interrupt event */
  121. return s->iev;
  122. case 0x410: /* Interrupt mask */
  123. return s->im;
  124. case 0x414: /* Raw interrupt status */
  125. return s->istate;
  126. case 0x418: /* Masked interrupt status */
  127. return s->istate | s->im;
  128. case 0x420: /* Alternate function select */
  129. return s->afsel;
  130. case 0x500: /* 2mA drive */
  131. return s->dr2r;
  132. case 0x504: /* 4mA drive */
  133. return s->dr4r;
  134. case 0x508: /* 8mA drive */
  135. return s->dr8r;
  136. case 0x50c: /* Open drain */
  137. return s->odr;
  138. case 0x510: /* Pull-up */
  139. return s->pur;
  140. case 0x514: /* Pull-down */
  141. return s->pdr;
  142. case 0x518: /* Slew rate control */
  143. return s->slr;
  144. case 0x51c: /* Digital enable */
  145. return s->den;
  146. case 0x520: /* Lock */
  147. return s->locked;
  148. case 0x524: /* Commit */
  149. return s->cr;
  150. case 0x528: /* Analog mode select */
  151. return s->amsel;
  152. default:
  153. hw_error("pl061_read: Bad offset %x\n", (int)offset);
  154. return 0;
  155. }
  156. }
  157. static void pl061_write(void *opaque, target_phys_addr_t offset,
  158. uint32_t value)
  159. {
  160. pl061_state *s = (pl061_state *)opaque;
  161. uint8_t mask;
  162. if (offset < 0x400) {
  163. mask = (offset >> 2) & s->dir;
  164. s->data = (s->data & ~mask) | (value & mask);
  165. pl061_update(s);
  166. return;
  167. }
  168. switch (offset) {
  169. case 0x400: /* Direction */
  170. s->dir = value & 0xff;
  171. break;
  172. case 0x404: /* Interrupt sense */
  173. s->isense = value & 0xff;
  174. break;
  175. case 0x408: /* Interrupt both edges */
  176. s->ibe = value & 0xff;
  177. break;
  178. case 0x40c: /* Interrupt event */
  179. s->iev = value & 0xff;
  180. break;
  181. case 0x410: /* Interrupt mask */
  182. s->im = value & 0xff;
  183. break;
  184. case 0x41c: /* Interrupt clear */
  185. s->istate &= ~value;
  186. break;
  187. case 0x420: /* Alternate function select */
  188. mask = s->cr;
  189. s->afsel = (s->afsel & ~mask) | (value & mask);
  190. break;
  191. case 0x500: /* 2mA drive */
  192. s->dr2r = value & 0xff;
  193. break;
  194. case 0x504: /* 4mA drive */
  195. s->dr4r = value & 0xff;
  196. break;
  197. case 0x508: /* 8mA drive */
  198. s->dr8r = value & 0xff;
  199. break;
  200. case 0x50c: /* Open drain */
  201. s->odr = value & 0xff;
  202. break;
  203. case 0x510: /* Pull-up */
  204. s->pur = value & 0xff;
  205. break;
  206. case 0x514: /* Pull-down */
  207. s->pdr = value & 0xff;
  208. break;
  209. case 0x518: /* Slew rate control */
  210. s->slr = value & 0xff;
  211. break;
  212. case 0x51c: /* Digital enable */
  213. s->den = value & 0xff;
  214. break;
  215. case 0x520: /* Lock */
  216. s->locked = (value != 0xacce551);
  217. break;
  218. case 0x524: /* Commit */
  219. if (!s->locked)
  220. s->cr = value & 0xff;
  221. break;
  222. case 0x528:
  223. s->amsel = value & 0xff;
  224. break;
  225. default:
  226. hw_error("pl061_write: Bad offset %x\n", (int)offset);
  227. }
  228. pl061_update(s);
  229. }
  230. static void pl061_reset(pl061_state *s)
  231. {
  232. s->locked = 1;
  233. s->cr = 0xff;
  234. }
  235. static void pl061_set_irq(void * opaque, int irq, int level)
  236. {
  237. pl061_state *s = (pl061_state *)opaque;
  238. uint8_t mask;
  239. mask = 1 << irq;
  240. if ((s->dir & mask) == 0) {
  241. s->data &= ~mask;
  242. if (level)
  243. s->data |= mask;
  244. pl061_update(s);
  245. }
  246. }
  247. static CPUReadMemoryFunc * const pl061_readfn[] = {
  248. pl061_read,
  249. pl061_read,
  250. pl061_read
  251. };
  252. static CPUWriteMemoryFunc * const pl061_writefn[] = {
  253. pl061_write,
  254. pl061_write,
  255. pl061_write
  256. };
  257. static int pl061_init(SysBusDevice *dev, const unsigned char *id)
  258. {
  259. int iomemtype;
  260. pl061_state *s = FROM_SYSBUS(pl061_state, dev);
  261. s->id = id;
  262. iomemtype = cpu_register_io_memory(pl061_readfn,
  263. pl061_writefn, s,
  264. DEVICE_NATIVE_ENDIAN);
  265. sysbus_init_mmio(dev, 0x1000, iomemtype);
  266. sysbus_init_irq(dev, &s->irq);
  267. qdev_init_gpio_in(&dev->qdev, pl061_set_irq, 8);
  268. qdev_init_gpio_out(&dev->qdev, s->out, 8);
  269. pl061_reset(s);
  270. return 0;
  271. }
  272. static int pl061_init_luminary(SysBusDevice *dev)
  273. {
  274. return pl061_init(dev, pl061_id_luminary);
  275. }
  276. static int pl061_init_arm(SysBusDevice *dev)
  277. {
  278. return pl061_init(dev, pl061_id);
  279. }
  280. static SysBusDeviceInfo pl061_info = {
  281. .init = pl061_init_arm,
  282. .qdev.name = "pl061",
  283. .qdev.size = sizeof(pl061_state),
  284. .qdev.vmsd = &vmstate_pl061,
  285. };
  286. static SysBusDeviceInfo pl061_luminary_info = {
  287. .init = pl061_init_luminary,
  288. .qdev.name = "pl061_luminary",
  289. .qdev.size = sizeof(pl061_state),
  290. .qdev.vmsd = &vmstate_pl061,
  291. };
  292. static void pl061_register_devices(void)
  293. {
  294. sysbus_register_withprop(&pl061_info);
  295. sysbus_register_withprop(&pl061_luminary_info);
  296. }
  297. device_init(pl061_register_devices)