2
0

pci_host.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. /*
  2. * pci_host.c
  3. *
  4. * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp>
  5. * VA Linux Systems Japan K.K.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include "pci.h"
  19. #include "pci_host.h"
  20. /* debug PCI */
  21. //#define DEBUG_PCI
  22. #ifdef DEBUG_PCI
  23. #define PCI_DPRINTF(fmt, ...) \
  24. do { printf("pci_host_data: " fmt , ## __VA_ARGS__); } while (0)
  25. #else
  26. #define PCI_DPRINTF(fmt, ...)
  27. #endif
  28. /*
  29. * PCI address
  30. * bit 16 - 24: bus number
  31. * bit 8 - 15: devfun number
  32. * bit 0 - 7: offset in configuration space of a given pci device
  33. */
  34. /* the helper functio to get a PCIDeice* for a given pci address */
  35. static inline PCIDevice *pci_dev_find_by_addr(PCIBus *bus, uint32_t addr)
  36. {
  37. uint8_t bus_num = addr >> 16;
  38. uint8_t devfn = addr >> 8;
  39. return pci_find_device(bus, bus_num, devfn);
  40. }
  41. void pci_host_config_write_common(PCIDevice *pci_dev, uint32_t addr,
  42. uint32_t limit, uint32_t val, uint32_t len)
  43. {
  44. assert(len <= 4);
  45. pci_dev->config_write(pci_dev, addr, val, MIN(len, limit - addr));
  46. }
  47. uint32_t pci_host_config_read_common(PCIDevice *pci_dev, uint32_t addr,
  48. uint32_t limit, uint32_t len)
  49. {
  50. assert(len <= 4);
  51. return pci_dev->config_read(pci_dev, addr, MIN(len, limit - addr));
  52. }
  53. void pci_data_write(PCIBus *s, uint32_t addr, uint32_t val, int len)
  54. {
  55. PCIDevice *pci_dev = pci_dev_find_by_addr(s, addr);
  56. uint32_t config_addr = addr & (PCI_CONFIG_SPACE_SIZE - 1);
  57. if (!pci_dev) {
  58. return;
  59. }
  60. PCI_DPRINTF("%s: %s: addr=%02" PRIx32 " val=%08" PRIx32 " len=%d\n",
  61. __func__, pci_dev->name, config_addr, val, len);
  62. pci_host_config_write_common(pci_dev, config_addr, PCI_CONFIG_SPACE_SIZE,
  63. val, len);
  64. }
  65. uint32_t pci_data_read(PCIBus *s, uint32_t addr, int len)
  66. {
  67. PCIDevice *pci_dev = pci_dev_find_by_addr(s, addr);
  68. uint32_t config_addr = addr & (PCI_CONFIG_SPACE_SIZE - 1);
  69. uint32_t val;
  70. if (!pci_dev) {
  71. return ~0x0;
  72. }
  73. val = pci_host_config_read_common(pci_dev, config_addr,
  74. PCI_CONFIG_SPACE_SIZE, len);
  75. PCI_DPRINTF("%s: %s: addr=%02"PRIx32" val=%08"PRIx32" len=%d\n",
  76. __func__, pci_dev->name, config_addr, val, len);
  77. return val;
  78. }
  79. static void pci_host_config_write(void *opaque, target_phys_addr_t addr,
  80. uint64_t val, unsigned len)
  81. {
  82. PCIHostState *s = opaque;
  83. PCI_DPRINTF("%s addr " TARGET_FMT_plx " len %d val %"PRIx64"\n",
  84. __func__, addr, len, val);
  85. s->config_reg = val;
  86. }
  87. static uint64_t pci_host_config_read(void *opaque, target_phys_addr_t addr,
  88. unsigned len)
  89. {
  90. PCIHostState *s = opaque;
  91. uint32_t val = s->config_reg;
  92. PCI_DPRINTF("%s addr " TARGET_FMT_plx " len %d val %"PRIx32"\n",
  93. __func__, addr, len, val);
  94. return val;
  95. }
  96. static void pci_host_data_write(void *opaque, target_phys_addr_t addr,
  97. uint64_t val, unsigned len)
  98. {
  99. PCIHostState *s = opaque;
  100. PCI_DPRINTF("write addr " TARGET_FMT_plx " len %d val %x\n",
  101. addr, len, (unsigned)val);
  102. if (s->config_reg & (1u << 31))
  103. pci_data_write(s->bus, s->config_reg | (addr & 3), val, len);
  104. }
  105. static uint64_t pci_host_data_read(void *opaque,
  106. target_phys_addr_t addr, unsigned len)
  107. {
  108. PCIHostState *s = opaque;
  109. uint32_t val;
  110. if (!(s->config_reg & (1 << 31)))
  111. return 0xffffffff;
  112. val = pci_data_read(s->bus, s->config_reg | (addr & 3), len);
  113. PCI_DPRINTF("read addr " TARGET_FMT_plx " len %d val %x\n",
  114. addr, len, val);
  115. return val;
  116. }
  117. const MemoryRegionOps pci_host_conf_le_ops = {
  118. .read = pci_host_config_read,
  119. .write = pci_host_config_write,
  120. .endianness = DEVICE_LITTLE_ENDIAN,
  121. };
  122. const MemoryRegionOps pci_host_conf_be_ops = {
  123. .read = pci_host_config_read,
  124. .write = pci_host_config_write,
  125. .endianness = DEVICE_BIG_ENDIAN,
  126. };
  127. const MemoryRegionOps pci_host_data_le_ops = {
  128. .read = pci_host_data_read,
  129. .write = pci_host_data_write,
  130. .endianness = DEVICE_LITTLE_ENDIAN,
  131. };
  132. const MemoryRegionOps pci_host_data_be_ops = {
  133. .read = pci_host_data_read,
  134. .write = pci_host_data_write,
  135. .endianness = DEVICE_BIG_ENDIAN,
  136. };