opencores_eth.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747
  1. /*
  2. * OpenCores Ethernet MAC 10/100 + subset of
  3. * National Semiconductors DP83848C 10/100 PHY
  4. *
  5. * http://opencores.org/svnget,ethmac?file=%2Ftrunk%2F%2Fdoc%2Feth_speci.pdf
  6. * http://cache.national.com/ds/DP/DP83848C.pdf
  7. *
  8. * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
  9. * All rights reserved.
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions are met:
  13. * * Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer.
  15. * * Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * * Neither the name of the Open Source and Linux Lab nor the
  19. * names of its contributors may be used to endorse or promote products
  20. * derived from this software without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  25. * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  26. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  27. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  28. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  29. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  31. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. */
  33. #include "hw.h"
  34. #include "sysbus.h"
  35. #include "net.h"
  36. #include "sysemu.h"
  37. #include "trace.h"
  38. /* RECSMALL is not used because it breaks tap networking in linux:
  39. * incoming ARP responses are too short
  40. */
  41. #undef USE_RECSMALL
  42. #define GET_FIELD(v, field) (((v) & (field)) >> (field ## _LBN))
  43. #define GET_REGBIT(s, reg, field) ((s)->regs[reg] & (reg ## _ ## field))
  44. #define GET_REGFIELD(s, reg, field) \
  45. GET_FIELD((s)->regs[reg], reg ## _ ## field)
  46. #define SET_FIELD(v, field, data) \
  47. ((v) = (((v) & ~(field)) | (((data) << (field ## _LBN)) & (field))))
  48. #define SET_REGFIELD(s, reg, field, data) \
  49. SET_FIELD((s)->regs[reg], reg ## _ ## field, data)
  50. /* PHY MII registers */
  51. enum {
  52. MII_BMCR,
  53. MII_BMSR,
  54. MII_PHYIDR1,
  55. MII_PHYIDR2,
  56. MII_ANAR,
  57. MII_ANLPAR,
  58. MII_REG_MAX = 16,
  59. };
  60. typedef struct Mii {
  61. uint16_t regs[MII_REG_MAX];
  62. bool link_ok;
  63. } Mii;
  64. static void mii_set_link(Mii *s, bool link_ok)
  65. {
  66. if (link_ok) {
  67. s->regs[MII_BMSR] |= 0x4;
  68. s->regs[MII_ANLPAR] |= 0x01e1;
  69. } else {
  70. s->regs[MII_BMSR] &= ~0x4;
  71. s->regs[MII_ANLPAR] &= 0x01ff;
  72. }
  73. s->link_ok = link_ok;
  74. }
  75. static void mii_reset(Mii *s)
  76. {
  77. memset(s->regs, 0, sizeof(s->regs));
  78. s->regs[MII_BMCR] = 0x1000;
  79. s->regs[MII_BMSR] = 0x7848; /* no ext regs */
  80. s->regs[MII_PHYIDR1] = 0x2000;
  81. s->regs[MII_PHYIDR2] = 0x5c90;
  82. s->regs[MII_ANAR] = 0x01e1;
  83. mii_set_link(s, s->link_ok);
  84. }
  85. static void mii_ro(Mii *s, uint16_t v)
  86. {
  87. }
  88. static void mii_write_bmcr(Mii *s, uint16_t v)
  89. {
  90. if (v & 0x8000) {
  91. mii_reset(s);
  92. } else {
  93. s->regs[MII_BMCR] = v;
  94. }
  95. }
  96. static void mii_write_host(Mii *s, unsigned idx, uint16_t v)
  97. {
  98. static void (*reg_write[MII_REG_MAX])(Mii *s, uint16_t v) = {
  99. [MII_BMCR] = mii_write_bmcr,
  100. [MII_BMSR] = mii_ro,
  101. [MII_PHYIDR1] = mii_ro,
  102. [MII_PHYIDR2] = mii_ro,
  103. };
  104. if (idx < MII_REG_MAX) {
  105. trace_open_eth_mii_write(idx, v);
  106. if (reg_write[idx]) {
  107. reg_write[idx](s, v);
  108. } else {
  109. s->regs[idx] = v;
  110. }
  111. }
  112. }
  113. static uint16_t mii_read_host(Mii *s, unsigned idx)
  114. {
  115. trace_open_eth_mii_read(idx, s->regs[idx]);
  116. return s->regs[idx];
  117. }
  118. /* OpenCores Ethernet registers */
  119. enum {
  120. MODER,
  121. INT_SOURCE,
  122. INT_MASK,
  123. IPGT,
  124. IPGR1,
  125. IPGR2,
  126. PACKETLEN,
  127. COLLCONF,
  128. TX_BD_NUM,
  129. CTRLMODER,
  130. MIIMODER,
  131. MIICOMMAND,
  132. MIIADDRESS,
  133. MIITX_DATA,
  134. MIIRX_DATA,
  135. MIISTATUS,
  136. MAC_ADDR0,
  137. MAC_ADDR1,
  138. HASH0,
  139. HASH1,
  140. TXCTRL,
  141. REG_MAX,
  142. };
  143. enum {
  144. MODER_RECSMALL = 0x10000,
  145. MODER_PAD = 0x8000,
  146. MODER_HUGEN = 0x4000,
  147. MODER_RST = 0x800,
  148. MODER_LOOPBCK = 0x80,
  149. MODER_PRO = 0x20,
  150. MODER_IAM = 0x10,
  151. MODER_BRO = 0x8,
  152. MODER_TXEN = 0x2,
  153. MODER_RXEN = 0x1,
  154. };
  155. enum {
  156. INT_SOURCE_RXB = 0x4,
  157. INT_SOURCE_TXB = 0x1,
  158. };
  159. enum {
  160. PACKETLEN_MINFL = 0xffff0000,
  161. PACKETLEN_MINFL_LBN = 16,
  162. PACKETLEN_MAXFL = 0xffff,
  163. PACKETLEN_MAXFL_LBN = 0,
  164. };
  165. enum {
  166. MIICOMMAND_WCTRLDATA = 0x4,
  167. MIICOMMAND_RSTAT = 0x2,
  168. MIICOMMAND_SCANSTAT = 0x1,
  169. };
  170. enum {
  171. MIIADDRESS_RGAD = 0x1f00,
  172. MIIADDRESS_RGAD_LBN = 8,
  173. MIIADDRESS_FIAD = 0x1f,
  174. MIIADDRESS_FIAD_LBN = 0,
  175. };
  176. enum {
  177. MIITX_DATA_CTRLDATA = 0xffff,
  178. MIITX_DATA_CTRLDATA_LBN = 0,
  179. };
  180. enum {
  181. MIIRX_DATA_PRSD = 0xffff,
  182. MIIRX_DATA_PRSD_LBN = 0,
  183. };
  184. enum {
  185. MIISTATUS_LINKFAIL = 0x1,
  186. MIISTATUS_LINKFAIL_LBN = 0,
  187. };
  188. enum {
  189. MAC_ADDR0_BYTE2 = 0xff000000,
  190. MAC_ADDR0_BYTE2_LBN = 24,
  191. MAC_ADDR0_BYTE3 = 0xff0000,
  192. MAC_ADDR0_BYTE3_LBN = 16,
  193. MAC_ADDR0_BYTE4 = 0xff00,
  194. MAC_ADDR0_BYTE4_LBN = 8,
  195. MAC_ADDR0_BYTE5 = 0xff,
  196. MAC_ADDR0_BYTE5_LBN = 0,
  197. };
  198. enum {
  199. MAC_ADDR1_BYTE0 = 0xff00,
  200. MAC_ADDR1_BYTE0_LBN = 8,
  201. MAC_ADDR1_BYTE1 = 0xff,
  202. MAC_ADDR1_BYTE1_LBN = 0,
  203. };
  204. enum {
  205. TXD_LEN = 0xffff0000,
  206. TXD_LEN_LBN = 16,
  207. TXD_RD = 0x8000,
  208. TXD_IRQ = 0x4000,
  209. TXD_WR = 0x2000,
  210. TXD_PAD = 0x1000,
  211. TXD_CRC = 0x800,
  212. TXD_UR = 0x100,
  213. TXD_RTRY = 0xf0,
  214. TXD_RTRY_LBN = 4,
  215. TXD_RL = 0x8,
  216. TXD_LC = 0x4,
  217. TXD_DF = 0x2,
  218. TXD_CS = 0x1,
  219. };
  220. enum {
  221. RXD_LEN = 0xffff0000,
  222. RXD_LEN_LBN = 16,
  223. RXD_E = 0x8000,
  224. RXD_IRQ = 0x4000,
  225. RXD_WRAP = 0x2000,
  226. RXD_CF = 0x100,
  227. RXD_M = 0x80,
  228. RXD_OR = 0x40,
  229. RXD_IS = 0x20,
  230. RXD_DN = 0x10,
  231. RXD_TL = 0x8,
  232. RXD_SF = 0x4,
  233. RXD_CRC = 0x2,
  234. RXD_LC = 0x1,
  235. };
  236. typedef struct desc {
  237. uint32_t len_flags;
  238. uint32_t buf_ptr;
  239. } desc;
  240. #define DEFAULT_PHY 1
  241. typedef struct OpenEthState {
  242. SysBusDevice dev;
  243. NICState *nic;
  244. NICConf conf;
  245. MemoryRegion reg_io;
  246. MemoryRegion desc_io;
  247. qemu_irq irq;
  248. Mii mii;
  249. uint32_t regs[REG_MAX];
  250. unsigned tx_desc;
  251. unsigned rx_desc;
  252. desc desc[128];
  253. } OpenEthState;
  254. static desc *rx_desc(OpenEthState *s)
  255. {
  256. return s->desc + s->rx_desc;
  257. }
  258. static desc *tx_desc(OpenEthState *s)
  259. {
  260. return s->desc + s->tx_desc;
  261. }
  262. static void open_eth_update_irq(OpenEthState *s,
  263. uint32_t old, uint32_t new)
  264. {
  265. if (!old != !new) {
  266. trace_open_eth_update_irq(new);
  267. qemu_set_irq(s->irq, new);
  268. }
  269. }
  270. static void open_eth_int_source_write(OpenEthState *s,
  271. uint32_t val)
  272. {
  273. uint32_t old_val = s->regs[INT_SOURCE];
  274. s->regs[INT_SOURCE] = val;
  275. open_eth_update_irq(s, old_val & s->regs[INT_MASK],
  276. s->regs[INT_SOURCE] & s->regs[INT_MASK]);
  277. }
  278. static void open_eth_set_link_status(VLANClientState *nc)
  279. {
  280. OpenEthState *s = DO_UPCAST(NICState, nc, nc)->opaque;
  281. if (GET_REGBIT(s, MIICOMMAND, SCANSTAT)) {
  282. SET_REGFIELD(s, MIISTATUS, LINKFAIL, nc->link_down);
  283. }
  284. mii_set_link(&s->mii, !nc->link_down);
  285. }
  286. static void open_eth_reset(void *opaque)
  287. {
  288. OpenEthState *s = opaque;
  289. memset(s->regs, 0, sizeof(s->regs));
  290. s->regs[MODER] = 0xa000;
  291. s->regs[IPGT] = 0x12;
  292. s->regs[IPGR1] = 0xc;
  293. s->regs[IPGR2] = 0x12;
  294. s->regs[PACKETLEN] = 0x400600;
  295. s->regs[COLLCONF] = 0xf003f;
  296. s->regs[TX_BD_NUM] = 0x40;
  297. s->regs[MIIMODER] = 0x64;
  298. s->tx_desc = 0;
  299. s->rx_desc = 0x40;
  300. mii_reset(&s->mii);
  301. open_eth_set_link_status(&s->nic->nc);
  302. }
  303. static int open_eth_can_receive(VLANClientState *nc)
  304. {
  305. OpenEthState *s = DO_UPCAST(NICState, nc, nc)->opaque;
  306. return GET_REGBIT(s, MODER, RXEN) &&
  307. (s->regs[TX_BD_NUM] < 0x80) &&
  308. (rx_desc(s)->len_flags & RXD_E);
  309. }
  310. #define POLYNOMIAL 0x04c11db6
  311. /* From FreeBSD */
  312. /* XXX: optimize */
  313. static unsigned compute_mcast_idx(const uint8_t *ep)
  314. {
  315. uint32_t crc;
  316. int carry, i, j;
  317. uint8_t b;
  318. crc = 0xffffffff;
  319. for (i = 0; i < 6; i++) {
  320. b = *ep++;
  321. for (j = 0; j < 8; j++) {
  322. carry = ((crc & 0x80000000L) ? 1 : 0) ^ (b & 0x01);
  323. crc <<= 1;
  324. b >>= 1;
  325. if (carry) {
  326. crc = ((crc ^ POLYNOMIAL) | carry);
  327. }
  328. }
  329. }
  330. return crc >> 26;
  331. }
  332. static ssize_t open_eth_receive(VLANClientState *nc,
  333. const uint8_t *buf, size_t size)
  334. {
  335. OpenEthState *s = DO_UPCAST(NICState, nc, nc)->opaque;
  336. size_t maxfl = GET_REGFIELD(s, PACKETLEN, MAXFL);
  337. size_t minfl = GET_REGFIELD(s, PACKETLEN, MINFL);
  338. size_t fcsl = 4;
  339. bool miss = true;
  340. trace_open_eth_receive((unsigned)size);
  341. if (size >= 6) {
  342. static const uint8_t bcast_addr[] = {
  343. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  344. };
  345. if (memcmp(buf, bcast_addr, sizeof(bcast_addr)) == 0) {
  346. miss = GET_REGBIT(s, MODER, BRO);
  347. } else if ((buf[0] & 0x1) || GET_REGBIT(s, MODER, IAM)) {
  348. unsigned mcast_idx = compute_mcast_idx(buf);
  349. miss = !(s->regs[HASH0 + mcast_idx / 32] &
  350. (1 << (mcast_idx % 32)));
  351. trace_open_eth_receive_mcast(
  352. mcast_idx, s->regs[HASH0], s->regs[HASH1]);
  353. } else {
  354. miss = GET_REGFIELD(s, MAC_ADDR1, BYTE0) != buf[0] ||
  355. GET_REGFIELD(s, MAC_ADDR1, BYTE1) != buf[1] ||
  356. GET_REGFIELD(s, MAC_ADDR0, BYTE2) != buf[2] ||
  357. GET_REGFIELD(s, MAC_ADDR0, BYTE3) != buf[3] ||
  358. GET_REGFIELD(s, MAC_ADDR0, BYTE4) != buf[4] ||
  359. GET_REGFIELD(s, MAC_ADDR0, BYTE5) != buf[5];
  360. }
  361. }
  362. if (miss && !GET_REGBIT(s, MODER, PRO)) {
  363. trace_open_eth_receive_reject();
  364. return size;
  365. }
  366. #ifdef USE_RECSMALL
  367. if (GET_REGBIT(s, MODER, RECSMALL) || size >= minfl) {
  368. #else
  369. {
  370. #endif
  371. static const uint8_t zero[64] = {0};
  372. desc *desc = rx_desc(s);
  373. size_t copy_size = GET_REGBIT(s, MODER, HUGEN) ? 65536 : maxfl;
  374. desc->len_flags &= ~(RXD_CF | RXD_M | RXD_OR |
  375. RXD_IS | RXD_DN | RXD_TL | RXD_SF | RXD_CRC | RXD_LC);
  376. if (copy_size > size) {
  377. copy_size = size;
  378. } else {
  379. fcsl = 0;
  380. }
  381. if (miss) {
  382. desc->len_flags |= RXD_M;
  383. }
  384. if (GET_REGBIT(s, MODER, HUGEN) && size > maxfl) {
  385. desc->len_flags |= RXD_TL;
  386. }
  387. #ifdef USE_RECSMALL
  388. if (size < minfl) {
  389. desc->len_flags |= RXD_SF;
  390. }
  391. #endif
  392. cpu_physical_memory_write(desc->buf_ptr, buf, copy_size);
  393. if (GET_REGBIT(s, MODER, PAD) && copy_size < minfl) {
  394. if (minfl - copy_size > fcsl) {
  395. fcsl = 0;
  396. } else {
  397. fcsl -= minfl - copy_size;
  398. }
  399. while (copy_size < minfl) {
  400. size_t zero_sz = minfl - copy_size < sizeof(zero) ?
  401. minfl - copy_size : sizeof(zero);
  402. cpu_physical_memory_write(desc->buf_ptr + copy_size,
  403. zero, zero_sz);
  404. copy_size += zero_sz;
  405. }
  406. }
  407. /* There's no FCS in the frames handed to us by the QEMU, zero fill it.
  408. * Don't do it if the frame is cut at the MAXFL or padded with 4 or
  409. * more bytes to the MINFL.
  410. */
  411. cpu_physical_memory_write(desc->buf_ptr + copy_size, zero, fcsl);
  412. copy_size += fcsl;
  413. SET_FIELD(desc->len_flags, RXD_LEN, copy_size);
  414. if ((desc->len_flags & RXD_WRAP) || s->rx_desc == 0x7f) {
  415. s->rx_desc = s->regs[TX_BD_NUM];
  416. } else {
  417. ++s->rx_desc;
  418. }
  419. desc->len_flags &= ~RXD_E;
  420. trace_open_eth_receive_desc(desc->buf_ptr, desc->len_flags);
  421. if (desc->len_flags & RXD_IRQ) {
  422. open_eth_int_source_write(s,
  423. s->regs[INT_SOURCE] | INT_SOURCE_RXB);
  424. }
  425. }
  426. return size;
  427. }
  428. static void open_eth_cleanup(VLANClientState *nc)
  429. {
  430. }
  431. static NetClientInfo net_open_eth_info = {
  432. .type = NET_CLIENT_TYPE_NIC,
  433. .size = sizeof(NICState),
  434. .can_receive = open_eth_can_receive,
  435. .receive = open_eth_receive,
  436. .cleanup = open_eth_cleanup,
  437. .link_status_changed = open_eth_set_link_status,
  438. };
  439. static void open_eth_start_xmit(OpenEthState *s, desc *tx)
  440. {
  441. uint8_t buf[65536];
  442. unsigned len = GET_FIELD(tx->len_flags, TXD_LEN);
  443. unsigned tx_len = len;
  444. if ((tx->len_flags & TXD_PAD) &&
  445. tx_len < GET_REGFIELD(s, PACKETLEN, MINFL)) {
  446. tx_len = GET_REGFIELD(s, PACKETLEN, MINFL);
  447. }
  448. if (!GET_REGBIT(s, MODER, HUGEN) &&
  449. tx_len > GET_REGFIELD(s, PACKETLEN, MAXFL)) {
  450. tx_len = GET_REGFIELD(s, PACKETLEN, MAXFL);
  451. }
  452. trace_open_eth_start_xmit(tx->buf_ptr, len, tx_len);
  453. if (len > tx_len) {
  454. len = tx_len;
  455. }
  456. cpu_physical_memory_read(tx->buf_ptr, buf, len);
  457. if (tx_len > len) {
  458. memset(buf + len, 0, tx_len - len);
  459. }
  460. qemu_send_packet(&s->nic->nc, buf, tx_len);
  461. if (tx->len_flags & TXD_WR) {
  462. s->tx_desc = 0;
  463. } else {
  464. ++s->tx_desc;
  465. if (s->tx_desc >= s->regs[TX_BD_NUM]) {
  466. s->tx_desc = 0;
  467. }
  468. }
  469. tx->len_flags &= ~(TXD_RD | TXD_UR |
  470. TXD_RTRY | TXD_RL | TXD_LC | TXD_DF | TXD_CS);
  471. if (tx->len_flags & TXD_IRQ) {
  472. open_eth_int_source_write(s, s->regs[INT_SOURCE] | INT_SOURCE_TXB);
  473. }
  474. }
  475. static void open_eth_check_start_xmit(OpenEthState *s)
  476. {
  477. desc *tx = tx_desc(s);
  478. if (GET_REGBIT(s, MODER, TXEN) && s->regs[TX_BD_NUM] > 0 &&
  479. (tx->len_flags & TXD_RD) &&
  480. GET_FIELD(tx->len_flags, TXD_LEN) > 4) {
  481. open_eth_start_xmit(s, tx);
  482. }
  483. }
  484. static uint64_t open_eth_reg_read(void *opaque,
  485. target_phys_addr_t addr, unsigned int size)
  486. {
  487. static uint32_t (*reg_read[REG_MAX])(OpenEthState *s) = {
  488. };
  489. OpenEthState *s = opaque;
  490. unsigned idx = addr / 4;
  491. uint64_t v = 0;
  492. if (idx < REG_MAX) {
  493. if (reg_read[idx]) {
  494. v = reg_read[idx](s);
  495. } else {
  496. v = s->regs[idx];
  497. }
  498. }
  499. trace_open_eth_reg_read((uint32_t)addr, (uint32_t)v);
  500. return v;
  501. }
  502. static void open_eth_ro(OpenEthState *s, uint32_t val)
  503. {
  504. }
  505. static void open_eth_moder_host_write(OpenEthState *s, uint32_t val)
  506. {
  507. uint32_t set = val & ~s->regs[MODER];
  508. if (set & MODER_RST) {
  509. open_eth_reset(s);
  510. }
  511. s->regs[MODER] = val;
  512. if (set & MODER_RXEN) {
  513. s->rx_desc = s->regs[TX_BD_NUM];
  514. }
  515. if (set & MODER_TXEN) {
  516. s->tx_desc = 0;
  517. open_eth_check_start_xmit(s);
  518. }
  519. }
  520. static void open_eth_int_source_host_write(OpenEthState *s, uint32_t val)
  521. {
  522. uint32_t old = s->regs[INT_SOURCE];
  523. s->regs[INT_SOURCE] &= ~val;
  524. open_eth_update_irq(s, old & s->regs[INT_MASK],
  525. s->regs[INT_SOURCE] & s->regs[INT_MASK]);
  526. }
  527. static void open_eth_int_mask_host_write(OpenEthState *s, uint32_t val)
  528. {
  529. uint32_t old = s->regs[INT_MASK];
  530. s->regs[INT_MASK] = val;
  531. open_eth_update_irq(s, s->regs[INT_SOURCE] & old,
  532. s->regs[INT_SOURCE] & s->regs[INT_MASK]);
  533. }
  534. static void open_eth_mii_command_host_write(OpenEthState *s, uint32_t val)
  535. {
  536. unsigned fiad = GET_REGFIELD(s, MIIADDRESS, FIAD);
  537. unsigned rgad = GET_REGFIELD(s, MIIADDRESS, RGAD);
  538. if (val & MIICOMMAND_WCTRLDATA) {
  539. if (fiad == DEFAULT_PHY) {
  540. mii_write_host(&s->mii, rgad,
  541. GET_REGFIELD(s, MIITX_DATA, CTRLDATA));
  542. }
  543. }
  544. if (val & MIICOMMAND_RSTAT) {
  545. if (fiad == DEFAULT_PHY) {
  546. SET_REGFIELD(s, MIIRX_DATA, PRSD,
  547. mii_read_host(&s->mii, rgad));
  548. } else {
  549. s->regs[MIIRX_DATA] = 0xffff;
  550. }
  551. SET_REGFIELD(s, MIISTATUS, LINKFAIL, s->nic->nc.link_down);
  552. }
  553. }
  554. static void open_eth_mii_tx_host_write(OpenEthState *s, uint32_t val)
  555. {
  556. SET_REGFIELD(s, MIITX_DATA, CTRLDATA, val);
  557. if (GET_REGFIELD(s, MIIADDRESS, FIAD) == DEFAULT_PHY) {
  558. mii_write_host(&s->mii, GET_REGFIELD(s, MIIADDRESS, RGAD),
  559. GET_REGFIELD(s, MIITX_DATA, CTRLDATA));
  560. }
  561. }
  562. static void open_eth_reg_write(void *opaque,
  563. target_phys_addr_t addr, uint64_t val, unsigned int size)
  564. {
  565. static void (*reg_write[REG_MAX])(OpenEthState *s, uint32_t val) = {
  566. [MODER] = open_eth_moder_host_write,
  567. [INT_SOURCE] = open_eth_int_source_host_write,
  568. [INT_MASK] = open_eth_int_mask_host_write,
  569. [MIICOMMAND] = open_eth_mii_command_host_write,
  570. [MIITX_DATA] = open_eth_mii_tx_host_write,
  571. [MIISTATUS] = open_eth_ro,
  572. };
  573. OpenEthState *s = opaque;
  574. unsigned idx = addr / 4;
  575. if (idx < REG_MAX) {
  576. trace_open_eth_reg_write((uint32_t)addr, (uint32_t)val);
  577. if (reg_write[idx]) {
  578. reg_write[idx](s, val);
  579. } else {
  580. s->regs[idx] = val;
  581. }
  582. }
  583. }
  584. static uint64_t open_eth_desc_read(void *opaque,
  585. target_phys_addr_t addr, unsigned int size)
  586. {
  587. OpenEthState *s = opaque;
  588. uint64_t v = 0;
  589. addr &= 0x3ff;
  590. memcpy(&v, (uint8_t *)s->desc + addr, size);
  591. trace_open_eth_desc_read((uint32_t)addr, (uint32_t)v);
  592. return v;
  593. }
  594. static void open_eth_desc_write(void *opaque,
  595. target_phys_addr_t addr, uint64_t val, unsigned int size)
  596. {
  597. OpenEthState *s = opaque;
  598. addr &= 0x3ff;
  599. trace_open_eth_desc_write((uint32_t)addr, (uint32_t)val);
  600. memcpy((uint8_t *)s->desc + addr, &val, size);
  601. open_eth_check_start_xmit(s);
  602. }
  603. static MemoryRegionOps open_eth_reg_ops = {
  604. .read = open_eth_reg_read,
  605. .write = open_eth_reg_write,
  606. };
  607. static MemoryRegionOps open_eth_desc_ops = {
  608. .read = open_eth_desc_read,
  609. .write = open_eth_desc_write,
  610. };
  611. static int sysbus_open_eth_init(SysBusDevice *dev)
  612. {
  613. OpenEthState *s = DO_UPCAST(OpenEthState, dev, dev);
  614. memory_region_init_io(&s->reg_io, &open_eth_reg_ops, s,
  615. "open_eth.regs", 0x54);
  616. sysbus_init_mmio_region(dev, &s->reg_io);
  617. memory_region_init_io(&s->desc_io, &open_eth_desc_ops, s,
  618. "open_eth.desc", 0x400);
  619. sysbus_init_mmio_region(dev, &s->desc_io);
  620. sysbus_init_irq(dev, &s->irq);
  621. s->nic = qemu_new_nic(&net_open_eth_info, &s->conf,
  622. s->dev.qdev.info->name, s->dev.qdev.id, s);
  623. return 0;
  624. }
  625. static void qdev_open_eth_reset(DeviceState *dev)
  626. {
  627. OpenEthState *d = DO_UPCAST(OpenEthState, dev.qdev, dev);
  628. open_eth_reset(d);
  629. }
  630. static SysBusDeviceInfo open_eth_info = {
  631. .qdev.name = "open_eth",
  632. .qdev.desc = "Opencores 10/100 Mbit Ethernet",
  633. .qdev.size = sizeof(OpenEthState),
  634. .qdev.reset = qdev_open_eth_reset,
  635. .init = sysbus_open_eth_init,
  636. .qdev.props = (Property[]) {
  637. DEFINE_NIC_PROPERTIES(OpenEthState, conf),
  638. DEFINE_PROP_END_OF_LIST(),
  639. }
  640. };
  641. static void open_eth_register_devices(void)
  642. {
  643. sysbus_register_withprop(&open_eth_info);
  644. }
  645. device_init(open_eth_register_devices)