omap_gptimer.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484
  1. /*
  2. * TI OMAP2 general purpose timers emulation.
  3. *
  4. * Copyright (C) 2007-2008 Nokia Corporation
  5. * Written by Andrzej Zaborowski <andrew@openedhand.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) any later version of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "hw.h"
  21. #include "qemu-timer.h"
  22. #include "omap.h"
  23. /* GP timers */
  24. struct omap_gp_timer_s {
  25. qemu_irq irq;
  26. qemu_irq wkup;
  27. qemu_irq in;
  28. qemu_irq out;
  29. omap_clk clk;
  30. QEMUTimer *timer;
  31. QEMUTimer *match;
  32. struct omap_target_agent_s *ta;
  33. int in_val;
  34. int out_val;
  35. int64_t time;
  36. int64_t rate;
  37. int64_t ticks_per_sec;
  38. int16_t config;
  39. int status;
  40. int it_ena;
  41. int wu_ena;
  42. int enable;
  43. int inout;
  44. int capt2;
  45. int pt;
  46. enum {
  47. gpt_trigger_none, gpt_trigger_overflow, gpt_trigger_both
  48. } trigger;
  49. enum {
  50. gpt_capture_none, gpt_capture_rising,
  51. gpt_capture_falling, gpt_capture_both
  52. } capture;
  53. int scpwm;
  54. int ce;
  55. int pre;
  56. int ptv;
  57. int ar;
  58. int st;
  59. int posted;
  60. uint32_t val;
  61. uint32_t load_val;
  62. uint32_t capture_val[2];
  63. uint32_t match_val;
  64. int capt_num;
  65. uint16_t writeh; /* LSB */
  66. uint16_t readh; /* MSB */
  67. };
  68. #define GPT_TCAR_IT (1 << 2)
  69. #define GPT_OVF_IT (1 << 1)
  70. #define GPT_MAT_IT (1 << 0)
  71. static inline void omap_gp_timer_intr(struct omap_gp_timer_s *timer, int it)
  72. {
  73. if (timer->it_ena & it) {
  74. if (!timer->status)
  75. qemu_irq_raise(timer->irq);
  76. timer->status |= it;
  77. /* Or are the status bits set even when masked?
  78. * i.e. is masking applied before or after the status register? */
  79. }
  80. if (timer->wu_ena & it)
  81. qemu_irq_pulse(timer->wkup);
  82. }
  83. static inline void omap_gp_timer_out(struct omap_gp_timer_s *timer, int level)
  84. {
  85. if (!timer->inout && timer->out_val != level) {
  86. timer->out_val = level;
  87. qemu_set_irq(timer->out, level);
  88. }
  89. }
  90. static inline uint32_t omap_gp_timer_read(struct omap_gp_timer_s *timer)
  91. {
  92. uint64_t distance;
  93. if (timer->st && timer->rate) {
  94. distance = qemu_get_clock_ns(vm_clock) - timer->time;
  95. distance = muldiv64(distance, timer->rate, timer->ticks_per_sec);
  96. if (distance >= 0xffffffff - timer->val)
  97. return 0xffffffff;
  98. else
  99. return timer->val + distance;
  100. } else
  101. return timer->val;
  102. }
  103. static inline void omap_gp_timer_sync(struct omap_gp_timer_s *timer)
  104. {
  105. if (timer->st) {
  106. timer->val = omap_gp_timer_read(timer);
  107. timer->time = qemu_get_clock_ns(vm_clock);
  108. }
  109. }
  110. static inline void omap_gp_timer_update(struct omap_gp_timer_s *timer)
  111. {
  112. int64_t expires, matches;
  113. if (timer->st && timer->rate) {
  114. expires = muldiv64(0x100000000ll - timer->val,
  115. timer->ticks_per_sec, timer->rate);
  116. qemu_mod_timer(timer->timer, timer->time + expires);
  117. if (timer->ce && timer->match_val >= timer->val) {
  118. matches = muldiv64(timer->match_val - timer->val,
  119. timer->ticks_per_sec, timer->rate);
  120. qemu_mod_timer(timer->match, timer->time + matches);
  121. } else
  122. qemu_del_timer(timer->match);
  123. } else {
  124. qemu_del_timer(timer->timer);
  125. qemu_del_timer(timer->match);
  126. omap_gp_timer_out(timer, timer->scpwm);
  127. }
  128. }
  129. static inline void omap_gp_timer_trigger(struct omap_gp_timer_s *timer)
  130. {
  131. if (timer->pt)
  132. /* TODO in overflow-and-match mode if the first event to
  133. * occur is the match, don't toggle. */
  134. omap_gp_timer_out(timer, !timer->out_val);
  135. else
  136. /* TODO inverted pulse on timer->out_val == 1? */
  137. qemu_irq_pulse(timer->out);
  138. }
  139. static void omap_gp_timer_tick(void *opaque)
  140. {
  141. struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque;
  142. if (!timer->ar) {
  143. timer->st = 0;
  144. timer->val = 0;
  145. } else {
  146. timer->val = timer->load_val;
  147. timer->time = qemu_get_clock_ns(vm_clock);
  148. }
  149. if (timer->trigger == gpt_trigger_overflow ||
  150. timer->trigger == gpt_trigger_both)
  151. omap_gp_timer_trigger(timer);
  152. omap_gp_timer_intr(timer, GPT_OVF_IT);
  153. omap_gp_timer_update(timer);
  154. }
  155. static void omap_gp_timer_match(void *opaque)
  156. {
  157. struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque;
  158. if (timer->trigger == gpt_trigger_both)
  159. omap_gp_timer_trigger(timer);
  160. omap_gp_timer_intr(timer, GPT_MAT_IT);
  161. }
  162. static void omap_gp_timer_input(void *opaque, int line, int on)
  163. {
  164. struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque;
  165. int trigger;
  166. switch (s->capture) {
  167. default:
  168. case gpt_capture_none:
  169. trigger = 0;
  170. break;
  171. case gpt_capture_rising:
  172. trigger = !s->in_val && on;
  173. break;
  174. case gpt_capture_falling:
  175. trigger = s->in_val && !on;
  176. break;
  177. case gpt_capture_both:
  178. trigger = (s->in_val == !on);
  179. break;
  180. }
  181. s->in_val = on;
  182. if (s->inout && trigger && s->capt_num < 2) {
  183. s->capture_val[s->capt_num] = omap_gp_timer_read(s);
  184. if (s->capt2 == s->capt_num ++)
  185. omap_gp_timer_intr(s, GPT_TCAR_IT);
  186. }
  187. }
  188. static void omap_gp_timer_clk_update(void *opaque, int line, int on)
  189. {
  190. struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque;
  191. omap_gp_timer_sync(timer);
  192. timer->rate = on ? omap_clk_getrate(timer->clk) : 0;
  193. omap_gp_timer_update(timer);
  194. }
  195. static void omap_gp_timer_clk_setup(struct omap_gp_timer_s *timer)
  196. {
  197. omap_clk_adduser(timer->clk,
  198. qemu_allocate_irqs(omap_gp_timer_clk_update, timer, 1)[0]);
  199. timer->rate = omap_clk_getrate(timer->clk);
  200. }
  201. void omap_gp_timer_reset(struct omap_gp_timer_s *s)
  202. {
  203. s->config = 0x000;
  204. s->status = 0;
  205. s->it_ena = 0;
  206. s->wu_ena = 0;
  207. s->inout = 0;
  208. s->capt2 = 0;
  209. s->capt_num = 0;
  210. s->pt = 0;
  211. s->trigger = gpt_trigger_none;
  212. s->capture = gpt_capture_none;
  213. s->scpwm = 0;
  214. s->ce = 0;
  215. s->pre = 0;
  216. s->ptv = 0;
  217. s->ar = 0;
  218. s->st = 0;
  219. s->posted = 1;
  220. s->val = 0x00000000;
  221. s->load_val = 0x00000000;
  222. s->capture_val[0] = 0x00000000;
  223. s->capture_val[1] = 0x00000000;
  224. s->match_val = 0x00000000;
  225. omap_gp_timer_update(s);
  226. }
  227. static uint32_t omap_gp_timer_readw(void *opaque, target_phys_addr_t addr)
  228. {
  229. struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque;
  230. switch (addr) {
  231. case 0x00: /* TIDR */
  232. return 0x21;
  233. case 0x10: /* TIOCP_CFG */
  234. return s->config;
  235. case 0x14: /* TISTAT */
  236. /* ??? When's this bit reset? */
  237. return 1; /* RESETDONE */
  238. case 0x18: /* TISR */
  239. return s->status;
  240. case 0x1c: /* TIER */
  241. return s->it_ena;
  242. case 0x20: /* TWER */
  243. return s->wu_ena;
  244. case 0x24: /* TCLR */
  245. return (s->inout << 14) |
  246. (s->capt2 << 13) |
  247. (s->pt << 12) |
  248. (s->trigger << 10) |
  249. (s->capture << 8) |
  250. (s->scpwm << 7) |
  251. (s->ce << 6) |
  252. (s->pre << 5) |
  253. (s->ptv << 2) |
  254. (s->ar << 1) |
  255. (s->st << 0);
  256. case 0x28: /* TCRR */
  257. return omap_gp_timer_read(s);
  258. case 0x2c: /* TLDR */
  259. return s->load_val;
  260. case 0x30: /* TTGR */
  261. return 0xffffffff;
  262. case 0x34: /* TWPS */
  263. return 0x00000000; /* No posted writes pending. */
  264. case 0x38: /* TMAR */
  265. return s->match_val;
  266. case 0x3c: /* TCAR1 */
  267. return s->capture_val[0];
  268. case 0x40: /* TSICR */
  269. return s->posted << 2;
  270. case 0x44: /* TCAR2 */
  271. return s->capture_val[1];
  272. }
  273. OMAP_BAD_REG(addr);
  274. return 0;
  275. }
  276. static uint32_t omap_gp_timer_readh(void *opaque, target_phys_addr_t addr)
  277. {
  278. struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque;
  279. uint32_t ret;
  280. if (addr & 2)
  281. return s->readh;
  282. else {
  283. ret = omap_gp_timer_readw(opaque, addr);
  284. s->readh = ret >> 16;
  285. return ret & 0xffff;
  286. }
  287. }
  288. static CPUReadMemoryFunc * const omap_gp_timer_readfn[] = {
  289. omap_badwidth_read32,
  290. omap_gp_timer_readh,
  291. omap_gp_timer_readw,
  292. };
  293. static void omap_gp_timer_write(void *opaque, target_phys_addr_t addr,
  294. uint32_t value)
  295. {
  296. struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque;
  297. switch (addr) {
  298. case 0x00: /* TIDR */
  299. case 0x14: /* TISTAT */
  300. case 0x34: /* TWPS */
  301. case 0x3c: /* TCAR1 */
  302. case 0x44: /* TCAR2 */
  303. OMAP_RO_REG(addr);
  304. break;
  305. case 0x10: /* TIOCP_CFG */
  306. s->config = value & 0x33d;
  307. if (((value >> 3) & 3) == 3) /* IDLEMODE */
  308. fprintf(stderr, "%s: illegal IDLEMODE value in TIOCP_CFG\n",
  309. __FUNCTION__);
  310. if (value & 2) /* SOFTRESET */
  311. omap_gp_timer_reset(s);
  312. break;
  313. case 0x18: /* TISR */
  314. if (value & GPT_TCAR_IT)
  315. s->capt_num = 0;
  316. if (s->status && !(s->status &= ~value))
  317. qemu_irq_lower(s->irq);
  318. break;
  319. case 0x1c: /* TIER */
  320. s->it_ena = value & 7;
  321. break;
  322. case 0x20: /* TWER */
  323. s->wu_ena = value & 7;
  324. break;
  325. case 0x24: /* TCLR */
  326. omap_gp_timer_sync(s);
  327. s->inout = (value >> 14) & 1;
  328. s->capt2 = (value >> 13) & 1;
  329. s->pt = (value >> 12) & 1;
  330. s->trigger = (value >> 10) & 3;
  331. if (s->capture == gpt_capture_none &&
  332. ((value >> 8) & 3) != gpt_capture_none)
  333. s->capt_num = 0;
  334. s->capture = (value >> 8) & 3;
  335. s->scpwm = (value >> 7) & 1;
  336. s->ce = (value >> 6) & 1;
  337. s->pre = (value >> 5) & 1;
  338. s->ptv = (value >> 2) & 7;
  339. s->ar = (value >> 1) & 1;
  340. s->st = (value >> 0) & 1;
  341. if (s->inout && s->trigger != gpt_trigger_none)
  342. fprintf(stderr, "%s: GP timer pin must be an output "
  343. "for this trigger mode\n", __FUNCTION__);
  344. if (!s->inout && s->capture != gpt_capture_none)
  345. fprintf(stderr, "%s: GP timer pin must be an input "
  346. "for this capture mode\n", __FUNCTION__);
  347. if (s->trigger == gpt_trigger_none)
  348. omap_gp_timer_out(s, s->scpwm);
  349. /* TODO: make sure this doesn't overflow 32-bits */
  350. s->ticks_per_sec = get_ticks_per_sec() << (s->pre ? s->ptv + 1 : 0);
  351. omap_gp_timer_update(s);
  352. break;
  353. case 0x28: /* TCRR */
  354. s->time = qemu_get_clock_ns(vm_clock);
  355. s->val = value;
  356. omap_gp_timer_update(s);
  357. break;
  358. case 0x2c: /* TLDR */
  359. s->load_val = value;
  360. break;
  361. case 0x30: /* TTGR */
  362. s->time = qemu_get_clock_ns(vm_clock);
  363. s->val = s->load_val;
  364. omap_gp_timer_update(s);
  365. break;
  366. case 0x38: /* TMAR */
  367. omap_gp_timer_sync(s);
  368. s->match_val = value;
  369. omap_gp_timer_update(s);
  370. break;
  371. case 0x40: /* TSICR */
  372. s->posted = (value >> 2) & 1;
  373. if (value & 2) /* How much exactly are we supposed to reset? */
  374. omap_gp_timer_reset(s);
  375. break;
  376. default:
  377. OMAP_BAD_REG(addr);
  378. }
  379. }
  380. static void omap_gp_timer_writeh(void *opaque, target_phys_addr_t addr,
  381. uint32_t value)
  382. {
  383. struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque;
  384. if (addr & 2)
  385. return omap_gp_timer_write(opaque, addr, (value << 16) | s->writeh);
  386. else
  387. s->writeh = (uint16_t) value;
  388. }
  389. static CPUWriteMemoryFunc * const omap_gp_timer_writefn[] = {
  390. omap_badwidth_write32,
  391. omap_gp_timer_writeh,
  392. omap_gp_timer_write,
  393. };
  394. struct omap_gp_timer_s *omap_gp_timer_init(struct omap_target_agent_s *ta,
  395. qemu_irq irq, omap_clk fclk, omap_clk iclk)
  396. {
  397. int iomemtype;
  398. struct omap_gp_timer_s *s = (struct omap_gp_timer_s *)
  399. g_malloc0(sizeof(struct omap_gp_timer_s));
  400. s->ta = ta;
  401. s->irq = irq;
  402. s->clk = fclk;
  403. s->timer = qemu_new_timer_ns(vm_clock, omap_gp_timer_tick, s);
  404. s->match = qemu_new_timer_ns(vm_clock, omap_gp_timer_match, s);
  405. s->in = qemu_allocate_irqs(omap_gp_timer_input, s, 1)[0];
  406. omap_gp_timer_reset(s);
  407. omap_gp_timer_clk_setup(s);
  408. iomemtype = l4_register_io_memory(omap_gp_timer_readfn,
  409. omap_gp_timer_writefn, s);
  410. omap_l4_attach(ta, 0, iomemtype);
  411. return s;
  412. }