omap2.c 85 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656
  1. /*
  2. * TI OMAP processors emulation.
  3. *
  4. * Copyright (C) 2007-2008 Nokia Corporation
  5. * Written by Andrzej Zaborowski <andrew@openedhand.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "blockdev.h"
  21. #include "hw.h"
  22. #include "arm-misc.h"
  23. #include "omap.h"
  24. #include "sysemu.h"
  25. #include "qemu-timer.h"
  26. #include "qemu-char.h"
  27. #include "flash.h"
  28. #include "soc_dma.h"
  29. #include "sysbus.h"
  30. #include "audio/audio.h"
  31. /* Enhanced Audio Controller (CODEC only) */
  32. struct omap_eac_s {
  33. qemu_irq irq;
  34. uint16_t sysconfig;
  35. uint8_t config[4];
  36. uint8_t control;
  37. uint8_t address;
  38. uint16_t data;
  39. uint8_t vtol;
  40. uint8_t vtsl;
  41. uint16_t mixer;
  42. uint16_t gain[4];
  43. uint8_t att;
  44. uint16_t max[7];
  45. struct {
  46. qemu_irq txdrq;
  47. qemu_irq rxdrq;
  48. uint32_t (*txrx)(void *opaque, uint32_t, int);
  49. void *opaque;
  50. #define EAC_BUF_LEN 1024
  51. uint32_t rxbuf[EAC_BUF_LEN];
  52. int rxoff;
  53. int rxlen;
  54. int rxavail;
  55. uint32_t txbuf[EAC_BUF_LEN];
  56. int txlen;
  57. int txavail;
  58. int enable;
  59. int rate;
  60. uint16_t config[4];
  61. /* These need to be moved to the actual codec */
  62. QEMUSoundCard card;
  63. SWVoiceIn *in_voice;
  64. SWVoiceOut *out_voice;
  65. int hw_enable;
  66. } codec;
  67. struct {
  68. uint8_t control;
  69. uint16_t config;
  70. } modem, bt;
  71. };
  72. static inline void omap_eac_interrupt_update(struct omap_eac_s *s)
  73. {
  74. qemu_set_irq(s->irq, (s->codec.config[1] >> 14) & 1); /* AURDI */
  75. }
  76. static inline void omap_eac_in_dmarequest_update(struct omap_eac_s *s)
  77. {
  78. qemu_set_irq(s->codec.rxdrq, (s->codec.rxavail || s->codec.rxlen) &&
  79. ((s->codec.config[1] >> 12) & 1)); /* DMAREN */
  80. }
  81. static inline void omap_eac_out_dmarequest_update(struct omap_eac_s *s)
  82. {
  83. qemu_set_irq(s->codec.txdrq, s->codec.txlen < s->codec.txavail &&
  84. ((s->codec.config[1] >> 11) & 1)); /* DMAWEN */
  85. }
  86. static inline void omap_eac_in_refill(struct omap_eac_s *s)
  87. {
  88. int left = MIN(EAC_BUF_LEN - s->codec.rxlen, s->codec.rxavail) << 2;
  89. int start = ((s->codec.rxoff + s->codec.rxlen) & (EAC_BUF_LEN - 1)) << 2;
  90. int leftwrap = MIN(left, (EAC_BUF_LEN << 2) - start);
  91. int recv = 1;
  92. uint8_t *buf = (uint8_t *) s->codec.rxbuf + start;
  93. left -= leftwrap;
  94. start = 0;
  95. while (leftwrap && (recv = AUD_read(s->codec.in_voice, buf + start,
  96. leftwrap)) > 0) { /* Be defensive */
  97. start += recv;
  98. leftwrap -= recv;
  99. }
  100. if (recv <= 0)
  101. s->codec.rxavail = 0;
  102. else
  103. s->codec.rxavail -= start >> 2;
  104. s->codec.rxlen += start >> 2;
  105. if (recv > 0 && left > 0) {
  106. start = 0;
  107. while (left && (recv = AUD_read(s->codec.in_voice,
  108. (uint8_t *) s->codec.rxbuf + start,
  109. left)) > 0) { /* Be defensive */
  110. start += recv;
  111. left -= recv;
  112. }
  113. if (recv <= 0)
  114. s->codec.rxavail = 0;
  115. else
  116. s->codec.rxavail -= start >> 2;
  117. s->codec.rxlen += start >> 2;
  118. }
  119. }
  120. static inline void omap_eac_out_empty(struct omap_eac_s *s)
  121. {
  122. int left = s->codec.txlen << 2;
  123. int start = 0;
  124. int sent = 1;
  125. while (left && (sent = AUD_write(s->codec.out_voice,
  126. (uint8_t *) s->codec.txbuf + start,
  127. left)) > 0) { /* Be defensive */
  128. start += sent;
  129. left -= sent;
  130. }
  131. if (!sent) {
  132. s->codec.txavail = 0;
  133. omap_eac_out_dmarequest_update(s);
  134. }
  135. if (start)
  136. s->codec.txlen = 0;
  137. }
  138. static void omap_eac_in_cb(void *opaque, int avail_b)
  139. {
  140. struct omap_eac_s *s = (struct omap_eac_s *) opaque;
  141. s->codec.rxavail = avail_b >> 2;
  142. omap_eac_in_refill(s);
  143. /* TODO: possibly discard current buffer if overrun */
  144. omap_eac_in_dmarequest_update(s);
  145. }
  146. static void omap_eac_out_cb(void *opaque, int free_b)
  147. {
  148. struct omap_eac_s *s = (struct omap_eac_s *) opaque;
  149. s->codec.txavail = free_b >> 2;
  150. if (s->codec.txlen)
  151. omap_eac_out_empty(s);
  152. else
  153. omap_eac_out_dmarequest_update(s);
  154. }
  155. static void omap_eac_enable_update(struct omap_eac_s *s)
  156. {
  157. s->codec.enable = !(s->codec.config[1] & 1) && /* EACPWD */
  158. (s->codec.config[1] & 2) && /* AUDEN */
  159. s->codec.hw_enable;
  160. }
  161. static const int omap_eac_fsint[4] = {
  162. 8000,
  163. 11025,
  164. 22050,
  165. 44100,
  166. };
  167. static const int omap_eac_fsint2[8] = {
  168. 8000,
  169. 11025,
  170. 22050,
  171. 44100,
  172. 48000,
  173. 0, 0, 0,
  174. };
  175. static const int omap_eac_fsint3[16] = {
  176. 8000,
  177. 11025,
  178. 16000,
  179. 22050,
  180. 24000,
  181. 32000,
  182. 44100,
  183. 48000,
  184. 0, 0, 0, 0, 0, 0, 0, 0,
  185. };
  186. static void omap_eac_rate_update(struct omap_eac_s *s)
  187. {
  188. int fsint[3];
  189. fsint[2] = (s->codec.config[3] >> 9) & 0xf;
  190. fsint[1] = (s->codec.config[2] >> 0) & 0x7;
  191. fsint[0] = (s->codec.config[0] >> 6) & 0x3;
  192. if (fsint[2] < 0xf)
  193. s->codec.rate = omap_eac_fsint3[fsint[2]];
  194. else if (fsint[1] < 0x7)
  195. s->codec.rate = omap_eac_fsint2[fsint[1]];
  196. else
  197. s->codec.rate = omap_eac_fsint[fsint[0]];
  198. }
  199. static void omap_eac_volume_update(struct omap_eac_s *s)
  200. {
  201. /* TODO */
  202. }
  203. static void omap_eac_format_update(struct omap_eac_s *s)
  204. {
  205. struct audsettings fmt;
  206. /* The hardware buffers at most one sample */
  207. if (s->codec.rxlen)
  208. s->codec.rxlen = 1;
  209. if (s->codec.in_voice) {
  210. AUD_set_active_in(s->codec.in_voice, 0);
  211. AUD_close_in(&s->codec.card, s->codec.in_voice);
  212. s->codec.in_voice = NULL;
  213. }
  214. if (s->codec.out_voice) {
  215. omap_eac_out_empty(s);
  216. AUD_set_active_out(s->codec.out_voice, 0);
  217. AUD_close_out(&s->codec.card, s->codec.out_voice);
  218. s->codec.out_voice = NULL;
  219. s->codec.txavail = 0;
  220. }
  221. /* Discard what couldn't be written */
  222. s->codec.txlen = 0;
  223. omap_eac_enable_update(s);
  224. if (!s->codec.enable)
  225. return;
  226. omap_eac_rate_update(s);
  227. fmt.endianness = ((s->codec.config[0] >> 8) & 1); /* LI_BI */
  228. fmt.nchannels = ((s->codec.config[0] >> 10) & 1) ? 2 : 1; /* MN_ST */
  229. fmt.freq = s->codec.rate;
  230. /* TODO: signedness possibly depends on the CODEC hardware - or
  231. * does I2S specify it? */
  232. /* All register writes are 16 bits so we we store 16-bit samples
  233. * in the buffers regardless of AGCFR[B8_16] value. */
  234. fmt.fmt = AUD_FMT_U16;
  235. s->codec.in_voice = AUD_open_in(&s->codec.card, s->codec.in_voice,
  236. "eac.codec.in", s, omap_eac_in_cb, &fmt);
  237. s->codec.out_voice = AUD_open_out(&s->codec.card, s->codec.out_voice,
  238. "eac.codec.out", s, omap_eac_out_cb, &fmt);
  239. omap_eac_volume_update(s);
  240. AUD_set_active_in(s->codec.in_voice, 1);
  241. AUD_set_active_out(s->codec.out_voice, 1);
  242. }
  243. static void omap_eac_reset(struct omap_eac_s *s)
  244. {
  245. s->sysconfig = 0;
  246. s->config[0] = 0x0c;
  247. s->config[1] = 0x09;
  248. s->config[2] = 0xab;
  249. s->config[3] = 0x03;
  250. s->control = 0x00;
  251. s->address = 0x00;
  252. s->data = 0x0000;
  253. s->vtol = 0x00;
  254. s->vtsl = 0x00;
  255. s->mixer = 0x0000;
  256. s->gain[0] = 0xe7e7;
  257. s->gain[1] = 0x6767;
  258. s->gain[2] = 0x6767;
  259. s->gain[3] = 0x6767;
  260. s->att = 0xce;
  261. s->max[0] = 0;
  262. s->max[1] = 0;
  263. s->max[2] = 0;
  264. s->max[3] = 0;
  265. s->max[4] = 0;
  266. s->max[5] = 0;
  267. s->max[6] = 0;
  268. s->modem.control = 0x00;
  269. s->modem.config = 0x0000;
  270. s->bt.control = 0x00;
  271. s->bt.config = 0x0000;
  272. s->codec.config[0] = 0x0649;
  273. s->codec.config[1] = 0x0000;
  274. s->codec.config[2] = 0x0007;
  275. s->codec.config[3] = 0x1ffc;
  276. s->codec.rxoff = 0;
  277. s->codec.rxlen = 0;
  278. s->codec.txlen = 0;
  279. s->codec.rxavail = 0;
  280. s->codec.txavail = 0;
  281. omap_eac_format_update(s);
  282. omap_eac_interrupt_update(s);
  283. }
  284. static uint32_t omap_eac_read(void *opaque, target_phys_addr_t addr)
  285. {
  286. struct omap_eac_s *s = (struct omap_eac_s *) opaque;
  287. uint32_t ret;
  288. switch (addr) {
  289. case 0x000: /* CPCFR1 */
  290. return s->config[0];
  291. case 0x004: /* CPCFR2 */
  292. return s->config[1];
  293. case 0x008: /* CPCFR3 */
  294. return s->config[2];
  295. case 0x00c: /* CPCFR4 */
  296. return s->config[3];
  297. case 0x010: /* CPTCTL */
  298. return s->control | ((s->codec.rxavail + s->codec.rxlen > 0) << 7) |
  299. ((s->codec.txlen < s->codec.txavail) << 5);
  300. case 0x014: /* CPTTADR */
  301. return s->address;
  302. case 0x018: /* CPTDATL */
  303. return s->data & 0xff;
  304. case 0x01c: /* CPTDATH */
  305. return s->data >> 8;
  306. case 0x020: /* CPTVSLL */
  307. return s->vtol;
  308. case 0x024: /* CPTVSLH */
  309. return s->vtsl | (3 << 5); /* CRDY1 | CRDY2 */
  310. case 0x040: /* MPCTR */
  311. return s->modem.control;
  312. case 0x044: /* MPMCCFR */
  313. return s->modem.config;
  314. case 0x060: /* BPCTR */
  315. return s->bt.control;
  316. case 0x064: /* BPMCCFR */
  317. return s->bt.config;
  318. case 0x080: /* AMSCFR */
  319. return s->mixer;
  320. case 0x084: /* AMVCTR */
  321. return s->gain[0];
  322. case 0x088: /* AM1VCTR */
  323. return s->gain[1];
  324. case 0x08c: /* AM2VCTR */
  325. return s->gain[2];
  326. case 0x090: /* AM3VCTR */
  327. return s->gain[3];
  328. case 0x094: /* ASTCTR */
  329. return s->att;
  330. case 0x098: /* APD1LCR */
  331. return s->max[0];
  332. case 0x09c: /* APD1RCR */
  333. return s->max[1];
  334. case 0x0a0: /* APD2LCR */
  335. return s->max[2];
  336. case 0x0a4: /* APD2RCR */
  337. return s->max[3];
  338. case 0x0a8: /* APD3LCR */
  339. return s->max[4];
  340. case 0x0ac: /* APD3RCR */
  341. return s->max[5];
  342. case 0x0b0: /* APD4R */
  343. return s->max[6];
  344. case 0x0b4: /* ADWR */
  345. /* This should be write-only? Docs list it as read-only. */
  346. return 0x0000;
  347. case 0x0b8: /* ADRDR */
  348. if (likely(s->codec.rxlen > 1)) {
  349. ret = s->codec.rxbuf[s->codec.rxoff ++];
  350. s->codec.rxlen --;
  351. s->codec.rxoff &= EAC_BUF_LEN - 1;
  352. return ret;
  353. } else if (s->codec.rxlen) {
  354. ret = s->codec.rxbuf[s->codec.rxoff ++];
  355. s->codec.rxlen --;
  356. s->codec.rxoff &= EAC_BUF_LEN - 1;
  357. if (s->codec.rxavail)
  358. omap_eac_in_refill(s);
  359. omap_eac_in_dmarequest_update(s);
  360. return ret;
  361. }
  362. return 0x0000;
  363. case 0x0bc: /* AGCFR */
  364. return s->codec.config[0];
  365. case 0x0c0: /* AGCTR */
  366. return s->codec.config[1] | ((s->codec.config[1] & 2) << 14);
  367. case 0x0c4: /* AGCFR2 */
  368. return s->codec.config[2];
  369. case 0x0c8: /* AGCFR3 */
  370. return s->codec.config[3];
  371. case 0x0cc: /* MBPDMACTR */
  372. case 0x0d0: /* MPDDMARR */
  373. case 0x0d8: /* MPUDMARR */
  374. case 0x0e4: /* BPDDMARR */
  375. case 0x0ec: /* BPUDMARR */
  376. return 0x0000;
  377. case 0x100: /* VERSION_NUMBER */
  378. return 0x0010;
  379. case 0x104: /* SYSCONFIG */
  380. return s->sysconfig;
  381. case 0x108: /* SYSSTATUS */
  382. return 1 | 0xe; /* RESETDONE | stuff */
  383. }
  384. OMAP_BAD_REG(addr);
  385. return 0;
  386. }
  387. static void omap_eac_write(void *opaque, target_phys_addr_t addr,
  388. uint32_t value)
  389. {
  390. struct omap_eac_s *s = (struct omap_eac_s *) opaque;
  391. switch (addr) {
  392. case 0x098: /* APD1LCR */
  393. case 0x09c: /* APD1RCR */
  394. case 0x0a0: /* APD2LCR */
  395. case 0x0a4: /* APD2RCR */
  396. case 0x0a8: /* APD3LCR */
  397. case 0x0ac: /* APD3RCR */
  398. case 0x0b0: /* APD4R */
  399. case 0x0b8: /* ADRDR */
  400. case 0x0d0: /* MPDDMARR */
  401. case 0x0d8: /* MPUDMARR */
  402. case 0x0e4: /* BPDDMARR */
  403. case 0x0ec: /* BPUDMARR */
  404. case 0x100: /* VERSION_NUMBER */
  405. case 0x108: /* SYSSTATUS */
  406. OMAP_RO_REG(addr);
  407. return;
  408. case 0x000: /* CPCFR1 */
  409. s->config[0] = value & 0xff;
  410. omap_eac_format_update(s);
  411. break;
  412. case 0x004: /* CPCFR2 */
  413. s->config[1] = value & 0xff;
  414. omap_eac_format_update(s);
  415. break;
  416. case 0x008: /* CPCFR3 */
  417. s->config[2] = value & 0xff;
  418. omap_eac_format_update(s);
  419. break;
  420. case 0x00c: /* CPCFR4 */
  421. s->config[3] = value & 0xff;
  422. omap_eac_format_update(s);
  423. break;
  424. case 0x010: /* CPTCTL */
  425. /* Assuming TXF and TXE bits are read-only... */
  426. s->control = value & 0x5f;
  427. omap_eac_interrupt_update(s);
  428. break;
  429. case 0x014: /* CPTTADR */
  430. s->address = value & 0xff;
  431. break;
  432. case 0x018: /* CPTDATL */
  433. s->data &= 0xff00;
  434. s->data |= value & 0xff;
  435. break;
  436. case 0x01c: /* CPTDATH */
  437. s->data &= 0x00ff;
  438. s->data |= value << 8;
  439. break;
  440. case 0x020: /* CPTVSLL */
  441. s->vtol = value & 0xf8;
  442. break;
  443. case 0x024: /* CPTVSLH */
  444. s->vtsl = value & 0x9f;
  445. break;
  446. case 0x040: /* MPCTR */
  447. s->modem.control = value & 0x8f;
  448. break;
  449. case 0x044: /* MPMCCFR */
  450. s->modem.config = value & 0x7fff;
  451. break;
  452. case 0x060: /* BPCTR */
  453. s->bt.control = value & 0x8f;
  454. break;
  455. case 0x064: /* BPMCCFR */
  456. s->bt.config = value & 0x7fff;
  457. break;
  458. case 0x080: /* AMSCFR */
  459. s->mixer = value & 0x0fff;
  460. break;
  461. case 0x084: /* AMVCTR */
  462. s->gain[0] = value & 0xffff;
  463. break;
  464. case 0x088: /* AM1VCTR */
  465. s->gain[1] = value & 0xff7f;
  466. break;
  467. case 0x08c: /* AM2VCTR */
  468. s->gain[2] = value & 0xff7f;
  469. break;
  470. case 0x090: /* AM3VCTR */
  471. s->gain[3] = value & 0xff7f;
  472. break;
  473. case 0x094: /* ASTCTR */
  474. s->att = value & 0xff;
  475. break;
  476. case 0x0b4: /* ADWR */
  477. s->codec.txbuf[s->codec.txlen ++] = value;
  478. if (unlikely(s->codec.txlen == EAC_BUF_LEN ||
  479. s->codec.txlen == s->codec.txavail)) {
  480. if (s->codec.txavail)
  481. omap_eac_out_empty(s);
  482. /* Discard what couldn't be written */
  483. s->codec.txlen = 0;
  484. }
  485. break;
  486. case 0x0bc: /* AGCFR */
  487. s->codec.config[0] = value & 0x07ff;
  488. omap_eac_format_update(s);
  489. break;
  490. case 0x0c0: /* AGCTR */
  491. s->codec.config[1] = value & 0x780f;
  492. omap_eac_format_update(s);
  493. break;
  494. case 0x0c4: /* AGCFR2 */
  495. s->codec.config[2] = value & 0x003f;
  496. omap_eac_format_update(s);
  497. break;
  498. case 0x0c8: /* AGCFR3 */
  499. s->codec.config[3] = value & 0xffff;
  500. omap_eac_format_update(s);
  501. break;
  502. case 0x0cc: /* MBPDMACTR */
  503. case 0x0d4: /* MPDDMAWR */
  504. case 0x0e0: /* MPUDMAWR */
  505. case 0x0e8: /* BPDDMAWR */
  506. case 0x0f0: /* BPUDMAWR */
  507. break;
  508. case 0x104: /* SYSCONFIG */
  509. if (value & (1 << 1)) /* SOFTRESET */
  510. omap_eac_reset(s);
  511. s->sysconfig = value & 0x31d;
  512. break;
  513. default:
  514. OMAP_BAD_REG(addr);
  515. return;
  516. }
  517. }
  518. static CPUReadMemoryFunc * const omap_eac_readfn[] = {
  519. omap_badwidth_read16,
  520. omap_eac_read,
  521. omap_badwidth_read16,
  522. };
  523. static CPUWriteMemoryFunc * const omap_eac_writefn[] = {
  524. omap_badwidth_write16,
  525. omap_eac_write,
  526. omap_badwidth_write16,
  527. };
  528. static struct omap_eac_s *omap_eac_init(struct omap_target_agent_s *ta,
  529. qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk)
  530. {
  531. int iomemtype;
  532. struct omap_eac_s *s = (struct omap_eac_s *)
  533. g_malloc0(sizeof(struct omap_eac_s));
  534. s->irq = irq;
  535. s->codec.rxdrq = *drq ++;
  536. s->codec.txdrq = *drq;
  537. omap_eac_reset(s);
  538. AUD_register_card("OMAP EAC", &s->codec.card);
  539. iomemtype = cpu_register_io_memory(omap_eac_readfn,
  540. omap_eac_writefn, s, DEVICE_NATIVE_ENDIAN);
  541. omap_l4_attach(ta, 0, iomemtype);
  542. return s;
  543. }
  544. /* STI/XTI (emulation interface) console - reverse engineered only */
  545. struct omap_sti_s {
  546. qemu_irq irq;
  547. CharDriverState *chr;
  548. uint32_t sysconfig;
  549. uint32_t systest;
  550. uint32_t irqst;
  551. uint32_t irqen;
  552. uint32_t clkcontrol;
  553. uint32_t serial_config;
  554. };
  555. #define STI_TRACE_CONSOLE_CHANNEL 239
  556. #define STI_TRACE_CONTROL_CHANNEL 253
  557. static inline void omap_sti_interrupt_update(struct omap_sti_s *s)
  558. {
  559. qemu_set_irq(s->irq, s->irqst & s->irqen);
  560. }
  561. static void omap_sti_reset(struct omap_sti_s *s)
  562. {
  563. s->sysconfig = 0;
  564. s->irqst = 0;
  565. s->irqen = 0;
  566. s->clkcontrol = 0;
  567. s->serial_config = 0;
  568. omap_sti_interrupt_update(s);
  569. }
  570. static uint32_t omap_sti_read(void *opaque, target_phys_addr_t addr)
  571. {
  572. struct omap_sti_s *s = (struct omap_sti_s *) opaque;
  573. switch (addr) {
  574. case 0x00: /* STI_REVISION */
  575. return 0x10;
  576. case 0x10: /* STI_SYSCONFIG */
  577. return s->sysconfig;
  578. case 0x14: /* STI_SYSSTATUS / STI_RX_STATUS / XTI_SYSSTATUS */
  579. return 0x00;
  580. case 0x18: /* STI_IRQSTATUS */
  581. return s->irqst;
  582. case 0x1c: /* STI_IRQSETEN / STI_IRQCLREN */
  583. return s->irqen;
  584. case 0x24: /* STI_ER / STI_DR / XTI_TRACESELECT */
  585. case 0x28: /* STI_RX_DR / XTI_RXDATA */
  586. /* TODO */
  587. return 0;
  588. case 0x2c: /* STI_CLK_CTRL / XTI_SCLKCRTL */
  589. return s->clkcontrol;
  590. case 0x30: /* STI_SERIAL_CFG / XTI_SCONFIG */
  591. return s->serial_config;
  592. }
  593. OMAP_BAD_REG(addr);
  594. return 0;
  595. }
  596. static void omap_sti_write(void *opaque, target_phys_addr_t addr,
  597. uint32_t value)
  598. {
  599. struct omap_sti_s *s = (struct omap_sti_s *) opaque;
  600. switch (addr) {
  601. case 0x00: /* STI_REVISION */
  602. case 0x14: /* STI_SYSSTATUS / STI_RX_STATUS / XTI_SYSSTATUS */
  603. OMAP_RO_REG(addr);
  604. return;
  605. case 0x10: /* STI_SYSCONFIG */
  606. if (value & (1 << 1)) /* SOFTRESET */
  607. omap_sti_reset(s);
  608. s->sysconfig = value & 0xfe;
  609. break;
  610. case 0x18: /* STI_IRQSTATUS */
  611. s->irqst &= ~value;
  612. omap_sti_interrupt_update(s);
  613. break;
  614. case 0x1c: /* STI_IRQSETEN / STI_IRQCLREN */
  615. s->irqen = value & 0xffff;
  616. omap_sti_interrupt_update(s);
  617. break;
  618. case 0x2c: /* STI_CLK_CTRL / XTI_SCLKCRTL */
  619. s->clkcontrol = value & 0xff;
  620. break;
  621. case 0x30: /* STI_SERIAL_CFG / XTI_SCONFIG */
  622. s->serial_config = value & 0xff;
  623. break;
  624. case 0x24: /* STI_ER / STI_DR / XTI_TRACESELECT */
  625. case 0x28: /* STI_RX_DR / XTI_RXDATA */
  626. /* TODO */
  627. return;
  628. default:
  629. OMAP_BAD_REG(addr);
  630. return;
  631. }
  632. }
  633. static CPUReadMemoryFunc * const omap_sti_readfn[] = {
  634. omap_badwidth_read32,
  635. omap_badwidth_read32,
  636. omap_sti_read,
  637. };
  638. static CPUWriteMemoryFunc * const omap_sti_writefn[] = {
  639. omap_badwidth_write32,
  640. omap_badwidth_write32,
  641. omap_sti_write,
  642. };
  643. static uint32_t omap_sti_fifo_read(void *opaque, target_phys_addr_t addr)
  644. {
  645. OMAP_BAD_REG(addr);
  646. return 0;
  647. }
  648. static void omap_sti_fifo_write(void *opaque, target_phys_addr_t addr,
  649. uint32_t value)
  650. {
  651. struct omap_sti_s *s = (struct omap_sti_s *) opaque;
  652. int ch = addr >> 6;
  653. uint8_t byte = value;
  654. if (ch == STI_TRACE_CONTROL_CHANNEL) {
  655. /* Flush channel <i>value</i>. */
  656. qemu_chr_fe_write(s->chr, (const uint8_t *) "\r", 1);
  657. } else if (ch == STI_TRACE_CONSOLE_CHANNEL || 1) {
  658. if (value == 0xc0 || value == 0xc3) {
  659. /* Open channel <i>ch</i>. */
  660. } else if (value == 0x00)
  661. qemu_chr_fe_write(s->chr, (const uint8_t *) "\n", 1);
  662. else
  663. qemu_chr_fe_write(s->chr, &byte, 1);
  664. }
  665. }
  666. static CPUReadMemoryFunc * const omap_sti_fifo_readfn[] = {
  667. omap_sti_fifo_read,
  668. omap_badwidth_read8,
  669. omap_badwidth_read8,
  670. };
  671. static CPUWriteMemoryFunc * const omap_sti_fifo_writefn[] = {
  672. omap_sti_fifo_write,
  673. omap_badwidth_write8,
  674. omap_badwidth_write8,
  675. };
  676. static struct omap_sti_s *omap_sti_init(struct omap_target_agent_s *ta,
  677. target_phys_addr_t channel_base, qemu_irq irq, omap_clk clk,
  678. CharDriverState *chr)
  679. {
  680. int iomemtype;
  681. struct omap_sti_s *s = (struct omap_sti_s *)
  682. g_malloc0(sizeof(struct omap_sti_s));
  683. s->irq = irq;
  684. omap_sti_reset(s);
  685. s->chr = chr ?: qemu_chr_new("null", "null", NULL);
  686. iomemtype = l4_register_io_memory(omap_sti_readfn,
  687. omap_sti_writefn, s);
  688. omap_l4_attach(ta, 0, iomemtype);
  689. iomemtype = cpu_register_io_memory(omap_sti_fifo_readfn,
  690. omap_sti_fifo_writefn, s, DEVICE_NATIVE_ENDIAN);
  691. cpu_register_physical_memory(channel_base, 0x10000, iomemtype);
  692. return s;
  693. }
  694. /* L4 Interconnect */
  695. #define L4TA(n) (n)
  696. #define L4TAO(n) ((n) + 39)
  697. static const struct omap_l4_region_s omap_l4_region[125] = {
  698. [ 1] = { 0x40800, 0x800, 32 }, /* Initiator agent */
  699. [ 2] = { 0x41000, 0x1000, 32 }, /* Link agent */
  700. [ 0] = { 0x40000, 0x800, 32 }, /* Address and protection */
  701. [ 3] = { 0x00000, 0x1000, 32 | 16 | 8 }, /* System Control and Pinout */
  702. [ 4] = { 0x01000, 0x1000, 32 | 16 | 8 }, /* L4TAO1 */
  703. [ 5] = { 0x04000, 0x1000, 32 | 16 }, /* 32K Timer */
  704. [ 6] = { 0x05000, 0x1000, 32 | 16 | 8 }, /* L4TAO2 */
  705. [ 7] = { 0x08000, 0x800, 32 }, /* PRCM Region A */
  706. [ 8] = { 0x08800, 0x800, 32 }, /* PRCM Region B */
  707. [ 9] = { 0x09000, 0x1000, 32 | 16 | 8 }, /* L4TAO */
  708. [ 10] = { 0x12000, 0x1000, 32 | 16 | 8 }, /* Test (BCM) */
  709. [ 11] = { 0x13000, 0x1000, 32 | 16 | 8 }, /* L4TA1 */
  710. [ 12] = { 0x14000, 0x1000, 32 }, /* Test/emulation (TAP) */
  711. [ 13] = { 0x15000, 0x1000, 32 | 16 | 8 }, /* L4TA2 */
  712. [ 14] = { 0x18000, 0x1000, 32 | 16 | 8 }, /* GPIO1 */
  713. [ 16] = { 0x1a000, 0x1000, 32 | 16 | 8 }, /* GPIO2 */
  714. [ 18] = { 0x1c000, 0x1000, 32 | 16 | 8 }, /* GPIO3 */
  715. [ 19] = { 0x1e000, 0x1000, 32 | 16 | 8 }, /* GPIO4 */
  716. [ 15] = { 0x19000, 0x1000, 32 | 16 | 8 }, /* Quad GPIO TOP */
  717. [ 17] = { 0x1b000, 0x1000, 32 | 16 | 8 }, /* L4TA3 */
  718. [ 20] = { 0x20000, 0x1000, 32 | 16 | 8 }, /* WD Timer 1 (Secure) */
  719. [ 22] = { 0x22000, 0x1000, 32 | 16 | 8 }, /* WD Timer 2 (OMAP) */
  720. [ 21] = { 0x21000, 0x1000, 32 | 16 | 8 }, /* Dual WD timer TOP */
  721. [ 23] = { 0x23000, 0x1000, 32 | 16 | 8 }, /* L4TA4 */
  722. [ 24] = { 0x28000, 0x1000, 32 | 16 | 8 }, /* GP Timer 1 */
  723. [ 25] = { 0x29000, 0x1000, 32 | 16 | 8 }, /* L4TA7 */
  724. [ 26] = { 0x48000, 0x2000, 32 | 16 | 8 }, /* Emulation (ARM11ETB) */
  725. [ 27] = { 0x4a000, 0x1000, 32 | 16 | 8 }, /* L4TA9 */
  726. [ 28] = { 0x50000, 0x400, 32 | 16 | 8 }, /* Display top */
  727. [ 29] = { 0x50400, 0x400, 32 | 16 | 8 }, /* Display control */
  728. [ 30] = { 0x50800, 0x400, 32 | 16 | 8 }, /* Display RFBI */
  729. [ 31] = { 0x50c00, 0x400, 32 | 16 | 8 }, /* Display encoder */
  730. [ 32] = { 0x51000, 0x1000, 32 | 16 | 8 }, /* L4TA10 */
  731. [ 33] = { 0x52000, 0x400, 32 | 16 | 8 }, /* Camera top */
  732. [ 34] = { 0x52400, 0x400, 32 | 16 | 8 }, /* Camera core */
  733. [ 35] = { 0x52800, 0x400, 32 | 16 | 8 }, /* Camera DMA */
  734. [ 36] = { 0x52c00, 0x400, 32 | 16 | 8 }, /* Camera MMU */
  735. [ 37] = { 0x53000, 0x1000, 32 | 16 | 8 }, /* L4TA11 */
  736. [ 38] = { 0x56000, 0x1000, 32 | 16 | 8 }, /* sDMA */
  737. [ 39] = { 0x57000, 0x1000, 32 | 16 | 8 }, /* L4TA12 */
  738. [ 40] = { 0x58000, 0x1000, 32 | 16 | 8 }, /* SSI top */
  739. [ 41] = { 0x59000, 0x1000, 32 | 16 | 8 }, /* SSI GDD */
  740. [ 42] = { 0x5a000, 0x1000, 32 | 16 | 8 }, /* SSI Port1 */
  741. [ 43] = { 0x5b000, 0x1000, 32 | 16 | 8 }, /* SSI Port2 */
  742. [ 44] = { 0x5c000, 0x1000, 32 | 16 | 8 }, /* L4TA13 */
  743. [ 45] = { 0x5e000, 0x1000, 32 | 16 | 8 }, /* USB OTG */
  744. [ 46] = { 0x5f000, 0x1000, 32 | 16 | 8 }, /* L4TAO4 */
  745. [ 47] = { 0x60000, 0x1000, 32 | 16 | 8 }, /* Emulation (WIN_TRACER1SDRC) */
  746. [ 48] = { 0x61000, 0x1000, 32 | 16 | 8 }, /* L4TA14 */
  747. [ 49] = { 0x62000, 0x1000, 32 | 16 | 8 }, /* Emulation (WIN_TRACER2GPMC) */
  748. [ 50] = { 0x63000, 0x1000, 32 | 16 | 8 }, /* L4TA15 */
  749. [ 51] = { 0x64000, 0x1000, 32 | 16 | 8 }, /* Emulation (WIN_TRACER3OCM) */
  750. [ 52] = { 0x65000, 0x1000, 32 | 16 | 8 }, /* L4TA16 */
  751. [ 53] = { 0x66000, 0x300, 32 | 16 | 8 }, /* Emulation (WIN_TRACER4L4) */
  752. [ 54] = { 0x67000, 0x1000, 32 | 16 | 8 }, /* L4TA17 */
  753. [ 55] = { 0x68000, 0x1000, 32 | 16 | 8 }, /* Emulation (XTI) */
  754. [ 56] = { 0x69000, 0x1000, 32 | 16 | 8 }, /* L4TA18 */
  755. [ 57] = { 0x6a000, 0x1000, 16 | 8 }, /* UART1 */
  756. [ 58] = { 0x6b000, 0x1000, 32 | 16 | 8 }, /* L4TA19 */
  757. [ 59] = { 0x6c000, 0x1000, 16 | 8 }, /* UART2 */
  758. [ 60] = { 0x6d000, 0x1000, 32 | 16 | 8 }, /* L4TA20 */
  759. [ 61] = { 0x6e000, 0x1000, 16 | 8 }, /* UART3 */
  760. [ 62] = { 0x6f000, 0x1000, 32 | 16 | 8 }, /* L4TA21 */
  761. [ 63] = { 0x70000, 0x1000, 16 }, /* I2C1 */
  762. [ 64] = { 0x71000, 0x1000, 32 | 16 | 8 }, /* L4TAO5 */
  763. [ 65] = { 0x72000, 0x1000, 16 }, /* I2C2 */
  764. [ 66] = { 0x73000, 0x1000, 32 | 16 | 8 }, /* L4TAO6 */
  765. [ 67] = { 0x74000, 0x1000, 16 }, /* McBSP1 */
  766. [ 68] = { 0x75000, 0x1000, 32 | 16 | 8 }, /* L4TAO7 */
  767. [ 69] = { 0x76000, 0x1000, 16 }, /* McBSP2 */
  768. [ 70] = { 0x77000, 0x1000, 32 | 16 | 8 }, /* L4TAO8 */
  769. [ 71] = { 0x24000, 0x1000, 32 | 16 | 8 }, /* WD Timer 3 (DSP) */
  770. [ 72] = { 0x25000, 0x1000, 32 | 16 | 8 }, /* L4TA5 */
  771. [ 73] = { 0x26000, 0x1000, 32 | 16 | 8 }, /* WD Timer 4 (IVA) */
  772. [ 74] = { 0x27000, 0x1000, 32 | 16 | 8 }, /* L4TA6 */
  773. [ 75] = { 0x2a000, 0x1000, 32 | 16 | 8 }, /* GP Timer 2 */
  774. [ 76] = { 0x2b000, 0x1000, 32 | 16 | 8 }, /* L4TA8 */
  775. [ 77] = { 0x78000, 0x1000, 32 | 16 | 8 }, /* GP Timer 3 */
  776. [ 78] = { 0x79000, 0x1000, 32 | 16 | 8 }, /* L4TA22 */
  777. [ 79] = { 0x7a000, 0x1000, 32 | 16 | 8 }, /* GP Timer 4 */
  778. [ 80] = { 0x7b000, 0x1000, 32 | 16 | 8 }, /* L4TA23 */
  779. [ 81] = { 0x7c000, 0x1000, 32 | 16 | 8 }, /* GP Timer 5 */
  780. [ 82] = { 0x7d000, 0x1000, 32 | 16 | 8 }, /* L4TA24 */
  781. [ 83] = { 0x7e000, 0x1000, 32 | 16 | 8 }, /* GP Timer 6 */
  782. [ 84] = { 0x7f000, 0x1000, 32 | 16 | 8 }, /* L4TA25 */
  783. [ 85] = { 0x80000, 0x1000, 32 | 16 | 8 }, /* GP Timer 7 */
  784. [ 86] = { 0x81000, 0x1000, 32 | 16 | 8 }, /* L4TA26 */
  785. [ 87] = { 0x82000, 0x1000, 32 | 16 | 8 }, /* GP Timer 8 */
  786. [ 88] = { 0x83000, 0x1000, 32 | 16 | 8 }, /* L4TA27 */
  787. [ 89] = { 0x84000, 0x1000, 32 | 16 | 8 }, /* GP Timer 9 */
  788. [ 90] = { 0x85000, 0x1000, 32 | 16 | 8 }, /* L4TA28 */
  789. [ 91] = { 0x86000, 0x1000, 32 | 16 | 8 }, /* GP Timer 10 */
  790. [ 92] = { 0x87000, 0x1000, 32 | 16 | 8 }, /* L4TA29 */
  791. [ 93] = { 0x88000, 0x1000, 32 | 16 | 8 }, /* GP Timer 11 */
  792. [ 94] = { 0x89000, 0x1000, 32 | 16 | 8 }, /* L4TA30 */
  793. [ 95] = { 0x8a000, 0x1000, 32 | 16 | 8 }, /* GP Timer 12 */
  794. [ 96] = { 0x8b000, 0x1000, 32 | 16 | 8 }, /* L4TA31 */
  795. [ 97] = { 0x90000, 0x1000, 16 }, /* EAC */
  796. [ 98] = { 0x91000, 0x1000, 32 | 16 | 8 }, /* L4TA32 */
  797. [ 99] = { 0x92000, 0x1000, 16 }, /* FAC */
  798. [100] = { 0x93000, 0x1000, 32 | 16 | 8 }, /* L4TA33 */
  799. [101] = { 0x94000, 0x1000, 32 | 16 | 8 }, /* IPC (MAILBOX) */
  800. [102] = { 0x95000, 0x1000, 32 | 16 | 8 }, /* L4TA34 */
  801. [103] = { 0x98000, 0x1000, 32 | 16 | 8 }, /* SPI1 */
  802. [104] = { 0x99000, 0x1000, 32 | 16 | 8 }, /* L4TA35 */
  803. [105] = { 0x9a000, 0x1000, 32 | 16 | 8 }, /* SPI2 */
  804. [106] = { 0x9b000, 0x1000, 32 | 16 | 8 }, /* L4TA36 */
  805. [107] = { 0x9c000, 0x1000, 16 | 8 }, /* MMC SDIO */
  806. [108] = { 0x9d000, 0x1000, 32 | 16 | 8 }, /* L4TAO9 */
  807. [109] = { 0x9e000, 0x1000, 32 | 16 | 8 }, /* MS_PRO */
  808. [110] = { 0x9f000, 0x1000, 32 | 16 | 8 }, /* L4TAO10 */
  809. [111] = { 0xa0000, 0x1000, 32 }, /* RNG */
  810. [112] = { 0xa1000, 0x1000, 32 | 16 | 8 }, /* L4TAO11 */
  811. [113] = { 0xa2000, 0x1000, 32 }, /* DES3DES */
  812. [114] = { 0xa3000, 0x1000, 32 | 16 | 8 }, /* L4TAO12 */
  813. [115] = { 0xa4000, 0x1000, 32 }, /* SHA1MD5 */
  814. [116] = { 0xa5000, 0x1000, 32 | 16 | 8 }, /* L4TAO13 */
  815. [117] = { 0xa6000, 0x1000, 32 }, /* AES */
  816. [118] = { 0xa7000, 0x1000, 32 | 16 | 8 }, /* L4TA37 */
  817. [119] = { 0xa8000, 0x2000, 32 }, /* PKA */
  818. [120] = { 0xaa000, 0x1000, 32 | 16 | 8 }, /* L4TA38 */
  819. [121] = { 0xb0000, 0x1000, 32 }, /* MG */
  820. [122] = { 0xb1000, 0x1000, 32 | 16 | 8 },
  821. [123] = { 0xb2000, 0x1000, 32 }, /* HDQ/1-Wire */
  822. [124] = { 0xb3000, 0x1000, 32 | 16 | 8 }, /* L4TA39 */
  823. };
  824. static const struct omap_l4_agent_info_s omap_l4_agent_info[54] = {
  825. { 0, 0, 3, 2 }, /* L4IA initiatior agent */
  826. { L4TAO(1), 3, 2, 1 }, /* Control and pinout module */
  827. { L4TAO(2), 5, 2, 1 }, /* 32K timer */
  828. { L4TAO(3), 7, 3, 2 }, /* PRCM */
  829. { L4TA(1), 10, 2, 1 }, /* BCM */
  830. { L4TA(2), 12, 2, 1 }, /* Test JTAG */
  831. { L4TA(3), 14, 6, 3 }, /* Quad GPIO */
  832. { L4TA(4), 20, 4, 3 }, /* WD timer 1/2 */
  833. { L4TA(7), 24, 2, 1 }, /* GP timer 1 */
  834. { L4TA(9), 26, 2, 1 }, /* ATM11 ETB */
  835. { L4TA(10), 28, 5, 4 }, /* Display subsystem */
  836. { L4TA(11), 33, 5, 4 }, /* Camera subsystem */
  837. { L4TA(12), 38, 2, 1 }, /* sDMA */
  838. { L4TA(13), 40, 5, 4 }, /* SSI */
  839. { L4TAO(4), 45, 2, 1 }, /* USB */
  840. { L4TA(14), 47, 2, 1 }, /* Win Tracer1 */
  841. { L4TA(15), 49, 2, 1 }, /* Win Tracer2 */
  842. { L4TA(16), 51, 2, 1 }, /* Win Tracer3 */
  843. { L4TA(17), 53, 2, 1 }, /* Win Tracer4 */
  844. { L4TA(18), 55, 2, 1 }, /* XTI */
  845. { L4TA(19), 57, 2, 1 }, /* UART1 */
  846. { L4TA(20), 59, 2, 1 }, /* UART2 */
  847. { L4TA(21), 61, 2, 1 }, /* UART3 */
  848. { L4TAO(5), 63, 2, 1 }, /* I2C1 */
  849. { L4TAO(6), 65, 2, 1 }, /* I2C2 */
  850. { L4TAO(7), 67, 2, 1 }, /* McBSP1 */
  851. { L4TAO(8), 69, 2, 1 }, /* McBSP2 */
  852. { L4TA(5), 71, 2, 1 }, /* WD Timer 3 (DSP) */
  853. { L4TA(6), 73, 2, 1 }, /* WD Timer 4 (IVA) */
  854. { L4TA(8), 75, 2, 1 }, /* GP Timer 2 */
  855. { L4TA(22), 77, 2, 1 }, /* GP Timer 3 */
  856. { L4TA(23), 79, 2, 1 }, /* GP Timer 4 */
  857. { L4TA(24), 81, 2, 1 }, /* GP Timer 5 */
  858. { L4TA(25), 83, 2, 1 }, /* GP Timer 6 */
  859. { L4TA(26), 85, 2, 1 }, /* GP Timer 7 */
  860. { L4TA(27), 87, 2, 1 }, /* GP Timer 8 */
  861. { L4TA(28), 89, 2, 1 }, /* GP Timer 9 */
  862. { L4TA(29), 91, 2, 1 }, /* GP Timer 10 */
  863. { L4TA(30), 93, 2, 1 }, /* GP Timer 11 */
  864. { L4TA(31), 95, 2, 1 }, /* GP Timer 12 */
  865. { L4TA(32), 97, 2, 1 }, /* EAC */
  866. { L4TA(33), 99, 2, 1 }, /* FAC */
  867. { L4TA(34), 101, 2, 1 }, /* IPC */
  868. { L4TA(35), 103, 2, 1 }, /* SPI1 */
  869. { L4TA(36), 105, 2, 1 }, /* SPI2 */
  870. { L4TAO(9), 107, 2, 1 }, /* MMC SDIO */
  871. { L4TAO(10), 109, 2, 1 },
  872. { L4TAO(11), 111, 2, 1 }, /* RNG */
  873. { L4TAO(12), 113, 2, 1 }, /* DES3DES */
  874. { L4TAO(13), 115, 2, 1 }, /* SHA1MD5 */
  875. { L4TA(37), 117, 2, 1 }, /* AES */
  876. { L4TA(38), 119, 2, 1 }, /* PKA */
  877. { -1, 121, 2, 1 },
  878. { L4TA(39), 123, 2, 1 }, /* HDQ/1-Wire */
  879. };
  880. #define omap_l4ta(bus, cs) \
  881. omap_l4ta_get(bus, omap_l4_region, omap_l4_agent_info, L4TA(cs))
  882. #define omap_l4tao(bus, cs) \
  883. omap_l4ta_get(bus, omap_l4_region, omap_l4_agent_info, L4TAO(cs))
  884. /* Power, Reset, and Clock Management */
  885. struct omap_prcm_s {
  886. qemu_irq irq[3];
  887. struct omap_mpu_state_s *mpu;
  888. uint32_t irqst[3];
  889. uint32_t irqen[3];
  890. uint32_t sysconfig;
  891. uint32_t voltctrl;
  892. uint32_t scratch[20];
  893. uint32_t clksrc[1];
  894. uint32_t clkout[1];
  895. uint32_t clkemul[1];
  896. uint32_t clkpol[1];
  897. uint32_t clksel[8];
  898. uint32_t clken[12];
  899. uint32_t clkctrl[4];
  900. uint32_t clkidle[7];
  901. uint32_t setuptime[2];
  902. uint32_t wkup[3];
  903. uint32_t wken[3];
  904. uint32_t wkst[3];
  905. uint32_t rst[4];
  906. uint32_t rstctrl[1];
  907. uint32_t power[4];
  908. uint32_t rsttime_wkup;
  909. uint32_t ev;
  910. uint32_t evtime[2];
  911. int dpll_lock, apll_lock[2];
  912. };
  913. static void omap_prcm_int_update(struct omap_prcm_s *s, int dom)
  914. {
  915. qemu_set_irq(s->irq[dom], s->irqst[dom] & s->irqen[dom]);
  916. /* XXX or is the mask applied before PRCM_IRQSTATUS_* ? */
  917. }
  918. static uint32_t omap_prcm_read(void *opaque, target_phys_addr_t addr)
  919. {
  920. struct omap_prcm_s *s = (struct omap_prcm_s *) opaque;
  921. uint32_t ret;
  922. switch (addr) {
  923. case 0x000: /* PRCM_REVISION */
  924. return 0x10;
  925. case 0x010: /* PRCM_SYSCONFIG */
  926. return s->sysconfig;
  927. case 0x018: /* PRCM_IRQSTATUS_MPU */
  928. return s->irqst[0];
  929. case 0x01c: /* PRCM_IRQENABLE_MPU */
  930. return s->irqen[0];
  931. case 0x050: /* PRCM_VOLTCTRL */
  932. return s->voltctrl;
  933. case 0x054: /* PRCM_VOLTST */
  934. return s->voltctrl & 3;
  935. case 0x060: /* PRCM_CLKSRC_CTRL */
  936. return s->clksrc[0];
  937. case 0x070: /* PRCM_CLKOUT_CTRL */
  938. return s->clkout[0];
  939. case 0x078: /* PRCM_CLKEMUL_CTRL */
  940. return s->clkemul[0];
  941. case 0x080: /* PRCM_CLKCFG_CTRL */
  942. case 0x084: /* PRCM_CLKCFG_STATUS */
  943. return 0;
  944. case 0x090: /* PRCM_VOLTSETUP */
  945. return s->setuptime[0];
  946. case 0x094: /* PRCM_CLKSSETUP */
  947. return s->setuptime[1];
  948. case 0x098: /* PRCM_POLCTRL */
  949. return s->clkpol[0];
  950. case 0x0b0: /* GENERAL_PURPOSE1 */
  951. case 0x0b4: /* GENERAL_PURPOSE2 */
  952. case 0x0b8: /* GENERAL_PURPOSE3 */
  953. case 0x0bc: /* GENERAL_PURPOSE4 */
  954. case 0x0c0: /* GENERAL_PURPOSE5 */
  955. case 0x0c4: /* GENERAL_PURPOSE6 */
  956. case 0x0c8: /* GENERAL_PURPOSE7 */
  957. case 0x0cc: /* GENERAL_PURPOSE8 */
  958. case 0x0d0: /* GENERAL_PURPOSE9 */
  959. case 0x0d4: /* GENERAL_PURPOSE10 */
  960. case 0x0d8: /* GENERAL_PURPOSE11 */
  961. case 0x0dc: /* GENERAL_PURPOSE12 */
  962. case 0x0e0: /* GENERAL_PURPOSE13 */
  963. case 0x0e4: /* GENERAL_PURPOSE14 */
  964. case 0x0e8: /* GENERAL_PURPOSE15 */
  965. case 0x0ec: /* GENERAL_PURPOSE16 */
  966. case 0x0f0: /* GENERAL_PURPOSE17 */
  967. case 0x0f4: /* GENERAL_PURPOSE18 */
  968. case 0x0f8: /* GENERAL_PURPOSE19 */
  969. case 0x0fc: /* GENERAL_PURPOSE20 */
  970. return s->scratch[(addr - 0xb0) >> 2];
  971. case 0x140: /* CM_CLKSEL_MPU */
  972. return s->clksel[0];
  973. case 0x148: /* CM_CLKSTCTRL_MPU */
  974. return s->clkctrl[0];
  975. case 0x158: /* RM_RSTST_MPU */
  976. return s->rst[0];
  977. case 0x1c8: /* PM_WKDEP_MPU */
  978. return s->wkup[0];
  979. case 0x1d4: /* PM_EVGENCTRL_MPU */
  980. return s->ev;
  981. case 0x1d8: /* PM_EVEGENONTIM_MPU */
  982. return s->evtime[0];
  983. case 0x1dc: /* PM_EVEGENOFFTIM_MPU */
  984. return s->evtime[1];
  985. case 0x1e0: /* PM_PWSTCTRL_MPU */
  986. return s->power[0];
  987. case 0x1e4: /* PM_PWSTST_MPU */
  988. return 0;
  989. case 0x200: /* CM_FCLKEN1_CORE */
  990. return s->clken[0];
  991. case 0x204: /* CM_FCLKEN2_CORE */
  992. return s->clken[1];
  993. case 0x210: /* CM_ICLKEN1_CORE */
  994. return s->clken[2];
  995. case 0x214: /* CM_ICLKEN2_CORE */
  996. return s->clken[3];
  997. case 0x21c: /* CM_ICLKEN4_CORE */
  998. return s->clken[4];
  999. case 0x220: /* CM_IDLEST1_CORE */
  1000. /* TODO: check the actual iclk status */
  1001. return 0x7ffffff9;
  1002. case 0x224: /* CM_IDLEST2_CORE */
  1003. /* TODO: check the actual iclk status */
  1004. return 0x00000007;
  1005. case 0x22c: /* CM_IDLEST4_CORE */
  1006. /* TODO: check the actual iclk status */
  1007. return 0x0000001f;
  1008. case 0x230: /* CM_AUTOIDLE1_CORE */
  1009. return s->clkidle[0];
  1010. case 0x234: /* CM_AUTOIDLE2_CORE */
  1011. return s->clkidle[1];
  1012. case 0x238: /* CM_AUTOIDLE3_CORE */
  1013. return s->clkidle[2];
  1014. case 0x23c: /* CM_AUTOIDLE4_CORE */
  1015. return s->clkidle[3];
  1016. case 0x240: /* CM_CLKSEL1_CORE */
  1017. return s->clksel[1];
  1018. case 0x244: /* CM_CLKSEL2_CORE */
  1019. return s->clksel[2];
  1020. case 0x248: /* CM_CLKSTCTRL_CORE */
  1021. return s->clkctrl[1];
  1022. case 0x2a0: /* PM_WKEN1_CORE */
  1023. return s->wken[0];
  1024. case 0x2a4: /* PM_WKEN2_CORE */
  1025. return s->wken[1];
  1026. case 0x2b0: /* PM_WKST1_CORE */
  1027. return s->wkst[0];
  1028. case 0x2b4: /* PM_WKST2_CORE */
  1029. return s->wkst[1];
  1030. case 0x2c8: /* PM_WKDEP_CORE */
  1031. return 0x1e;
  1032. case 0x2e0: /* PM_PWSTCTRL_CORE */
  1033. return s->power[1];
  1034. case 0x2e4: /* PM_PWSTST_CORE */
  1035. return 0x000030 | (s->power[1] & 0xfc00);
  1036. case 0x300: /* CM_FCLKEN_GFX */
  1037. return s->clken[5];
  1038. case 0x310: /* CM_ICLKEN_GFX */
  1039. return s->clken[6];
  1040. case 0x320: /* CM_IDLEST_GFX */
  1041. /* TODO: check the actual iclk status */
  1042. return 0x00000001;
  1043. case 0x340: /* CM_CLKSEL_GFX */
  1044. return s->clksel[3];
  1045. case 0x348: /* CM_CLKSTCTRL_GFX */
  1046. return s->clkctrl[2];
  1047. case 0x350: /* RM_RSTCTRL_GFX */
  1048. return s->rstctrl[0];
  1049. case 0x358: /* RM_RSTST_GFX */
  1050. return s->rst[1];
  1051. case 0x3c8: /* PM_WKDEP_GFX */
  1052. return s->wkup[1];
  1053. case 0x3e0: /* PM_PWSTCTRL_GFX */
  1054. return s->power[2];
  1055. case 0x3e4: /* PM_PWSTST_GFX */
  1056. return s->power[2] & 3;
  1057. case 0x400: /* CM_FCLKEN_WKUP */
  1058. return s->clken[7];
  1059. case 0x410: /* CM_ICLKEN_WKUP */
  1060. return s->clken[8];
  1061. case 0x420: /* CM_IDLEST_WKUP */
  1062. /* TODO: check the actual iclk status */
  1063. return 0x0000003f;
  1064. case 0x430: /* CM_AUTOIDLE_WKUP */
  1065. return s->clkidle[4];
  1066. case 0x440: /* CM_CLKSEL_WKUP */
  1067. return s->clksel[4];
  1068. case 0x450: /* RM_RSTCTRL_WKUP */
  1069. return 0;
  1070. case 0x454: /* RM_RSTTIME_WKUP */
  1071. return s->rsttime_wkup;
  1072. case 0x458: /* RM_RSTST_WKUP */
  1073. return s->rst[2];
  1074. case 0x4a0: /* PM_WKEN_WKUP */
  1075. return s->wken[2];
  1076. case 0x4b0: /* PM_WKST_WKUP */
  1077. return s->wkst[2];
  1078. case 0x500: /* CM_CLKEN_PLL */
  1079. return s->clken[9];
  1080. case 0x520: /* CM_IDLEST_CKGEN */
  1081. ret = 0x0000070 | (s->apll_lock[0] << 9) | (s->apll_lock[1] << 8);
  1082. if (!(s->clksel[6] & 3))
  1083. /* Core uses 32-kHz clock */
  1084. ret |= 3 << 0;
  1085. else if (!s->dpll_lock)
  1086. /* DPLL not locked, core uses ref_clk */
  1087. ret |= 1 << 0;
  1088. else
  1089. /* Core uses DPLL */
  1090. ret |= 2 << 0;
  1091. return ret;
  1092. case 0x530: /* CM_AUTOIDLE_PLL */
  1093. return s->clkidle[5];
  1094. case 0x540: /* CM_CLKSEL1_PLL */
  1095. return s->clksel[5];
  1096. case 0x544: /* CM_CLKSEL2_PLL */
  1097. return s->clksel[6];
  1098. case 0x800: /* CM_FCLKEN_DSP */
  1099. return s->clken[10];
  1100. case 0x810: /* CM_ICLKEN_DSP */
  1101. return s->clken[11];
  1102. case 0x820: /* CM_IDLEST_DSP */
  1103. /* TODO: check the actual iclk status */
  1104. return 0x00000103;
  1105. case 0x830: /* CM_AUTOIDLE_DSP */
  1106. return s->clkidle[6];
  1107. case 0x840: /* CM_CLKSEL_DSP */
  1108. return s->clksel[7];
  1109. case 0x848: /* CM_CLKSTCTRL_DSP */
  1110. return s->clkctrl[3];
  1111. case 0x850: /* RM_RSTCTRL_DSP */
  1112. return 0;
  1113. case 0x858: /* RM_RSTST_DSP */
  1114. return s->rst[3];
  1115. case 0x8c8: /* PM_WKDEP_DSP */
  1116. return s->wkup[2];
  1117. case 0x8e0: /* PM_PWSTCTRL_DSP */
  1118. return s->power[3];
  1119. case 0x8e4: /* PM_PWSTST_DSP */
  1120. return 0x008030 | (s->power[3] & 0x3003);
  1121. case 0x8f0: /* PRCM_IRQSTATUS_DSP */
  1122. return s->irqst[1];
  1123. case 0x8f4: /* PRCM_IRQENABLE_DSP */
  1124. return s->irqen[1];
  1125. case 0x8f8: /* PRCM_IRQSTATUS_IVA */
  1126. return s->irqst[2];
  1127. case 0x8fc: /* PRCM_IRQENABLE_IVA */
  1128. return s->irqen[2];
  1129. }
  1130. OMAP_BAD_REG(addr);
  1131. return 0;
  1132. }
  1133. static void omap_prcm_apll_update(struct omap_prcm_s *s)
  1134. {
  1135. int mode[2];
  1136. mode[0] = (s->clken[9] >> 6) & 3;
  1137. s->apll_lock[0] = (mode[0] == 3);
  1138. mode[1] = (s->clken[9] >> 2) & 3;
  1139. s->apll_lock[1] = (mode[1] == 3);
  1140. /* TODO: update clocks */
  1141. if (mode[0] == 1 || mode[0] == 2 || mode[1] == 1 || mode[1] == 2)
  1142. fprintf(stderr, "%s: bad EN_54M_PLL or bad EN_96M_PLL\n",
  1143. __FUNCTION__);
  1144. }
  1145. static void omap_prcm_dpll_update(struct omap_prcm_s *s)
  1146. {
  1147. omap_clk dpll = omap_findclk(s->mpu, "dpll");
  1148. omap_clk dpll_x2 = omap_findclk(s->mpu, "dpll");
  1149. omap_clk core = omap_findclk(s->mpu, "core_clk");
  1150. int mode = (s->clken[9] >> 0) & 3;
  1151. int mult, div;
  1152. mult = (s->clksel[5] >> 12) & 0x3ff;
  1153. div = (s->clksel[5] >> 8) & 0xf;
  1154. if (mult == 0 || mult == 1)
  1155. mode = 1; /* Bypass */
  1156. s->dpll_lock = 0;
  1157. switch (mode) {
  1158. case 0:
  1159. fprintf(stderr, "%s: bad EN_DPLL\n", __FUNCTION__);
  1160. break;
  1161. case 1: /* Low-power bypass mode (Default) */
  1162. case 2: /* Fast-relock bypass mode */
  1163. omap_clk_setrate(dpll, 1, 1);
  1164. omap_clk_setrate(dpll_x2, 1, 1);
  1165. break;
  1166. case 3: /* Lock mode */
  1167. s->dpll_lock = 1; /* After 20 FINT cycles (ref_clk / (div + 1)). */
  1168. omap_clk_setrate(dpll, div + 1, mult);
  1169. omap_clk_setrate(dpll_x2, div + 1, mult * 2);
  1170. break;
  1171. }
  1172. switch ((s->clksel[6] >> 0) & 3) {
  1173. case 0:
  1174. omap_clk_reparent(core, omap_findclk(s->mpu, "clk32-kHz"));
  1175. break;
  1176. case 1:
  1177. omap_clk_reparent(core, dpll);
  1178. break;
  1179. case 2:
  1180. /* Default */
  1181. omap_clk_reparent(core, dpll_x2);
  1182. break;
  1183. case 3:
  1184. fprintf(stderr, "%s: bad CORE_CLK_SRC\n", __FUNCTION__);
  1185. break;
  1186. }
  1187. }
  1188. static void omap_prcm_write(void *opaque, target_phys_addr_t addr,
  1189. uint32_t value)
  1190. {
  1191. struct omap_prcm_s *s = (struct omap_prcm_s *) opaque;
  1192. switch (addr) {
  1193. case 0x000: /* PRCM_REVISION */
  1194. case 0x054: /* PRCM_VOLTST */
  1195. case 0x084: /* PRCM_CLKCFG_STATUS */
  1196. case 0x1e4: /* PM_PWSTST_MPU */
  1197. case 0x220: /* CM_IDLEST1_CORE */
  1198. case 0x224: /* CM_IDLEST2_CORE */
  1199. case 0x22c: /* CM_IDLEST4_CORE */
  1200. case 0x2c8: /* PM_WKDEP_CORE */
  1201. case 0x2e4: /* PM_PWSTST_CORE */
  1202. case 0x320: /* CM_IDLEST_GFX */
  1203. case 0x3e4: /* PM_PWSTST_GFX */
  1204. case 0x420: /* CM_IDLEST_WKUP */
  1205. case 0x520: /* CM_IDLEST_CKGEN */
  1206. case 0x820: /* CM_IDLEST_DSP */
  1207. case 0x8e4: /* PM_PWSTST_DSP */
  1208. OMAP_RO_REG(addr);
  1209. return;
  1210. case 0x010: /* PRCM_SYSCONFIG */
  1211. s->sysconfig = value & 1;
  1212. break;
  1213. case 0x018: /* PRCM_IRQSTATUS_MPU */
  1214. s->irqst[0] &= ~value;
  1215. omap_prcm_int_update(s, 0);
  1216. break;
  1217. case 0x01c: /* PRCM_IRQENABLE_MPU */
  1218. s->irqen[0] = value & 0x3f;
  1219. omap_prcm_int_update(s, 0);
  1220. break;
  1221. case 0x050: /* PRCM_VOLTCTRL */
  1222. s->voltctrl = value & 0xf1c3;
  1223. break;
  1224. case 0x060: /* PRCM_CLKSRC_CTRL */
  1225. s->clksrc[0] = value & 0xdb;
  1226. /* TODO update clocks */
  1227. break;
  1228. case 0x070: /* PRCM_CLKOUT_CTRL */
  1229. s->clkout[0] = value & 0xbbbb;
  1230. /* TODO update clocks */
  1231. break;
  1232. case 0x078: /* PRCM_CLKEMUL_CTRL */
  1233. s->clkemul[0] = value & 1;
  1234. /* TODO update clocks */
  1235. break;
  1236. case 0x080: /* PRCM_CLKCFG_CTRL */
  1237. break;
  1238. case 0x090: /* PRCM_VOLTSETUP */
  1239. s->setuptime[0] = value & 0xffff;
  1240. break;
  1241. case 0x094: /* PRCM_CLKSSETUP */
  1242. s->setuptime[1] = value & 0xffff;
  1243. break;
  1244. case 0x098: /* PRCM_POLCTRL */
  1245. s->clkpol[0] = value & 0x701;
  1246. break;
  1247. case 0x0b0: /* GENERAL_PURPOSE1 */
  1248. case 0x0b4: /* GENERAL_PURPOSE2 */
  1249. case 0x0b8: /* GENERAL_PURPOSE3 */
  1250. case 0x0bc: /* GENERAL_PURPOSE4 */
  1251. case 0x0c0: /* GENERAL_PURPOSE5 */
  1252. case 0x0c4: /* GENERAL_PURPOSE6 */
  1253. case 0x0c8: /* GENERAL_PURPOSE7 */
  1254. case 0x0cc: /* GENERAL_PURPOSE8 */
  1255. case 0x0d0: /* GENERAL_PURPOSE9 */
  1256. case 0x0d4: /* GENERAL_PURPOSE10 */
  1257. case 0x0d8: /* GENERAL_PURPOSE11 */
  1258. case 0x0dc: /* GENERAL_PURPOSE12 */
  1259. case 0x0e0: /* GENERAL_PURPOSE13 */
  1260. case 0x0e4: /* GENERAL_PURPOSE14 */
  1261. case 0x0e8: /* GENERAL_PURPOSE15 */
  1262. case 0x0ec: /* GENERAL_PURPOSE16 */
  1263. case 0x0f0: /* GENERAL_PURPOSE17 */
  1264. case 0x0f4: /* GENERAL_PURPOSE18 */
  1265. case 0x0f8: /* GENERAL_PURPOSE19 */
  1266. case 0x0fc: /* GENERAL_PURPOSE20 */
  1267. s->scratch[(addr - 0xb0) >> 2] = value;
  1268. break;
  1269. case 0x140: /* CM_CLKSEL_MPU */
  1270. s->clksel[0] = value & 0x1f;
  1271. /* TODO update clocks */
  1272. break;
  1273. case 0x148: /* CM_CLKSTCTRL_MPU */
  1274. s->clkctrl[0] = value & 0x1f;
  1275. break;
  1276. case 0x158: /* RM_RSTST_MPU */
  1277. s->rst[0] &= ~value;
  1278. break;
  1279. case 0x1c8: /* PM_WKDEP_MPU */
  1280. s->wkup[0] = value & 0x15;
  1281. break;
  1282. case 0x1d4: /* PM_EVGENCTRL_MPU */
  1283. s->ev = value & 0x1f;
  1284. break;
  1285. case 0x1d8: /* PM_EVEGENONTIM_MPU */
  1286. s->evtime[0] = value;
  1287. break;
  1288. case 0x1dc: /* PM_EVEGENOFFTIM_MPU */
  1289. s->evtime[1] = value;
  1290. break;
  1291. case 0x1e0: /* PM_PWSTCTRL_MPU */
  1292. s->power[0] = value & 0xc0f;
  1293. break;
  1294. case 0x200: /* CM_FCLKEN1_CORE */
  1295. s->clken[0] = value & 0xbfffffff;
  1296. /* TODO update clocks */
  1297. /* The EN_EAC bit only gets/puts func_96m_clk. */
  1298. break;
  1299. case 0x204: /* CM_FCLKEN2_CORE */
  1300. s->clken[1] = value & 0x00000007;
  1301. /* TODO update clocks */
  1302. break;
  1303. case 0x210: /* CM_ICLKEN1_CORE */
  1304. s->clken[2] = value & 0xfffffff9;
  1305. /* TODO update clocks */
  1306. /* The EN_EAC bit only gets/puts core_l4_iclk. */
  1307. break;
  1308. case 0x214: /* CM_ICLKEN2_CORE */
  1309. s->clken[3] = value & 0x00000007;
  1310. /* TODO update clocks */
  1311. break;
  1312. case 0x21c: /* CM_ICLKEN4_CORE */
  1313. s->clken[4] = value & 0x0000001f;
  1314. /* TODO update clocks */
  1315. break;
  1316. case 0x230: /* CM_AUTOIDLE1_CORE */
  1317. s->clkidle[0] = value & 0xfffffff9;
  1318. /* TODO update clocks */
  1319. break;
  1320. case 0x234: /* CM_AUTOIDLE2_CORE */
  1321. s->clkidle[1] = value & 0x00000007;
  1322. /* TODO update clocks */
  1323. break;
  1324. case 0x238: /* CM_AUTOIDLE3_CORE */
  1325. s->clkidle[2] = value & 0x00000007;
  1326. /* TODO update clocks */
  1327. break;
  1328. case 0x23c: /* CM_AUTOIDLE4_CORE */
  1329. s->clkidle[3] = value & 0x0000001f;
  1330. /* TODO update clocks */
  1331. break;
  1332. case 0x240: /* CM_CLKSEL1_CORE */
  1333. s->clksel[1] = value & 0x0fffbf7f;
  1334. /* TODO update clocks */
  1335. break;
  1336. case 0x244: /* CM_CLKSEL2_CORE */
  1337. s->clksel[2] = value & 0x00fffffc;
  1338. /* TODO update clocks */
  1339. break;
  1340. case 0x248: /* CM_CLKSTCTRL_CORE */
  1341. s->clkctrl[1] = value & 0x7;
  1342. break;
  1343. case 0x2a0: /* PM_WKEN1_CORE */
  1344. s->wken[0] = value & 0x04667ff8;
  1345. break;
  1346. case 0x2a4: /* PM_WKEN2_CORE */
  1347. s->wken[1] = value & 0x00000005;
  1348. break;
  1349. case 0x2b0: /* PM_WKST1_CORE */
  1350. s->wkst[0] &= ~value;
  1351. break;
  1352. case 0x2b4: /* PM_WKST2_CORE */
  1353. s->wkst[1] &= ~value;
  1354. break;
  1355. case 0x2e0: /* PM_PWSTCTRL_CORE */
  1356. s->power[1] = (value & 0x00fc3f) | (1 << 2);
  1357. break;
  1358. case 0x300: /* CM_FCLKEN_GFX */
  1359. s->clken[5] = value & 6;
  1360. /* TODO update clocks */
  1361. break;
  1362. case 0x310: /* CM_ICLKEN_GFX */
  1363. s->clken[6] = value & 1;
  1364. /* TODO update clocks */
  1365. break;
  1366. case 0x340: /* CM_CLKSEL_GFX */
  1367. s->clksel[3] = value & 7;
  1368. /* TODO update clocks */
  1369. break;
  1370. case 0x348: /* CM_CLKSTCTRL_GFX */
  1371. s->clkctrl[2] = value & 1;
  1372. break;
  1373. case 0x350: /* RM_RSTCTRL_GFX */
  1374. s->rstctrl[0] = value & 1;
  1375. /* TODO: reset */
  1376. break;
  1377. case 0x358: /* RM_RSTST_GFX */
  1378. s->rst[1] &= ~value;
  1379. break;
  1380. case 0x3c8: /* PM_WKDEP_GFX */
  1381. s->wkup[1] = value & 0x13;
  1382. break;
  1383. case 0x3e0: /* PM_PWSTCTRL_GFX */
  1384. s->power[2] = (value & 0x00c0f) | (3 << 2);
  1385. break;
  1386. case 0x400: /* CM_FCLKEN_WKUP */
  1387. s->clken[7] = value & 0xd;
  1388. /* TODO update clocks */
  1389. break;
  1390. case 0x410: /* CM_ICLKEN_WKUP */
  1391. s->clken[8] = value & 0x3f;
  1392. /* TODO update clocks */
  1393. break;
  1394. case 0x430: /* CM_AUTOIDLE_WKUP */
  1395. s->clkidle[4] = value & 0x0000003f;
  1396. /* TODO update clocks */
  1397. break;
  1398. case 0x440: /* CM_CLKSEL_WKUP */
  1399. s->clksel[4] = value & 3;
  1400. /* TODO update clocks */
  1401. break;
  1402. case 0x450: /* RM_RSTCTRL_WKUP */
  1403. /* TODO: reset */
  1404. if (value & 2)
  1405. qemu_system_reset_request();
  1406. break;
  1407. case 0x454: /* RM_RSTTIME_WKUP */
  1408. s->rsttime_wkup = value & 0x1fff;
  1409. break;
  1410. case 0x458: /* RM_RSTST_WKUP */
  1411. s->rst[2] &= ~value;
  1412. break;
  1413. case 0x4a0: /* PM_WKEN_WKUP */
  1414. s->wken[2] = value & 0x00000005;
  1415. break;
  1416. case 0x4b0: /* PM_WKST_WKUP */
  1417. s->wkst[2] &= ~value;
  1418. break;
  1419. case 0x500: /* CM_CLKEN_PLL */
  1420. if (value & 0xffffff30)
  1421. fprintf(stderr, "%s: write 0s in CM_CLKEN_PLL for "
  1422. "future compatiblity\n", __FUNCTION__);
  1423. if ((s->clken[9] ^ value) & 0xcc) {
  1424. s->clken[9] &= ~0xcc;
  1425. s->clken[9] |= value & 0xcc;
  1426. omap_prcm_apll_update(s);
  1427. }
  1428. if ((s->clken[9] ^ value) & 3) {
  1429. s->clken[9] &= ~3;
  1430. s->clken[9] |= value & 3;
  1431. omap_prcm_dpll_update(s);
  1432. }
  1433. break;
  1434. case 0x530: /* CM_AUTOIDLE_PLL */
  1435. s->clkidle[5] = value & 0x000000cf;
  1436. /* TODO update clocks */
  1437. break;
  1438. case 0x540: /* CM_CLKSEL1_PLL */
  1439. if (value & 0xfc4000d7)
  1440. fprintf(stderr, "%s: write 0s in CM_CLKSEL1_PLL for "
  1441. "future compatiblity\n", __FUNCTION__);
  1442. if ((s->clksel[5] ^ value) & 0x003fff00) {
  1443. s->clksel[5] = value & 0x03bfff28;
  1444. omap_prcm_dpll_update(s);
  1445. }
  1446. /* TODO update the other clocks */
  1447. s->clksel[5] = value & 0x03bfff28;
  1448. break;
  1449. case 0x544: /* CM_CLKSEL2_PLL */
  1450. if (value & ~3)
  1451. fprintf(stderr, "%s: write 0s in CM_CLKSEL2_PLL[31:2] for "
  1452. "future compatiblity\n", __FUNCTION__);
  1453. if (s->clksel[6] != (value & 3)) {
  1454. s->clksel[6] = value & 3;
  1455. omap_prcm_dpll_update(s);
  1456. }
  1457. break;
  1458. case 0x800: /* CM_FCLKEN_DSP */
  1459. s->clken[10] = value & 0x501;
  1460. /* TODO update clocks */
  1461. break;
  1462. case 0x810: /* CM_ICLKEN_DSP */
  1463. s->clken[11] = value & 0x2;
  1464. /* TODO update clocks */
  1465. break;
  1466. case 0x830: /* CM_AUTOIDLE_DSP */
  1467. s->clkidle[6] = value & 0x2;
  1468. /* TODO update clocks */
  1469. break;
  1470. case 0x840: /* CM_CLKSEL_DSP */
  1471. s->clksel[7] = value & 0x3fff;
  1472. /* TODO update clocks */
  1473. break;
  1474. case 0x848: /* CM_CLKSTCTRL_DSP */
  1475. s->clkctrl[3] = value & 0x101;
  1476. break;
  1477. case 0x850: /* RM_RSTCTRL_DSP */
  1478. /* TODO: reset */
  1479. break;
  1480. case 0x858: /* RM_RSTST_DSP */
  1481. s->rst[3] &= ~value;
  1482. break;
  1483. case 0x8c8: /* PM_WKDEP_DSP */
  1484. s->wkup[2] = value & 0x13;
  1485. break;
  1486. case 0x8e0: /* PM_PWSTCTRL_DSP */
  1487. s->power[3] = (value & 0x03017) | (3 << 2);
  1488. break;
  1489. case 0x8f0: /* PRCM_IRQSTATUS_DSP */
  1490. s->irqst[1] &= ~value;
  1491. omap_prcm_int_update(s, 1);
  1492. break;
  1493. case 0x8f4: /* PRCM_IRQENABLE_DSP */
  1494. s->irqen[1] = value & 0x7;
  1495. omap_prcm_int_update(s, 1);
  1496. break;
  1497. case 0x8f8: /* PRCM_IRQSTATUS_IVA */
  1498. s->irqst[2] &= ~value;
  1499. omap_prcm_int_update(s, 2);
  1500. break;
  1501. case 0x8fc: /* PRCM_IRQENABLE_IVA */
  1502. s->irqen[2] = value & 0x7;
  1503. omap_prcm_int_update(s, 2);
  1504. break;
  1505. default:
  1506. OMAP_BAD_REG(addr);
  1507. return;
  1508. }
  1509. }
  1510. static CPUReadMemoryFunc * const omap_prcm_readfn[] = {
  1511. omap_badwidth_read32,
  1512. omap_badwidth_read32,
  1513. omap_prcm_read,
  1514. };
  1515. static CPUWriteMemoryFunc * const omap_prcm_writefn[] = {
  1516. omap_badwidth_write32,
  1517. omap_badwidth_write32,
  1518. omap_prcm_write,
  1519. };
  1520. static void omap_prcm_reset(struct omap_prcm_s *s)
  1521. {
  1522. s->sysconfig = 0;
  1523. s->irqst[0] = 0;
  1524. s->irqst[1] = 0;
  1525. s->irqst[2] = 0;
  1526. s->irqen[0] = 0;
  1527. s->irqen[1] = 0;
  1528. s->irqen[2] = 0;
  1529. s->voltctrl = 0x1040;
  1530. s->ev = 0x14;
  1531. s->evtime[0] = 0;
  1532. s->evtime[1] = 0;
  1533. s->clkctrl[0] = 0;
  1534. s->clkctrl[1] = 0;
  1535. s->clkctrl[2] = 0;
  1536. s->clkctrl[3] = 0;
  1537. s->clken[1] = 7;
  1538. s->clken[3] = 7;
  1539. s->clken[4] = 0;
  1540. s->clken[5] = 0;
  1541. s->clken[6] = 0;
  1542. s->clken[7] = 0xc;
  1543. s->clken[8] = 0x3e;
  1544. s->clken[9] = 0x0d;
  1545. s->clken[10] = 0;
  1546. s->clken[11] = 0;
  1547. s->clkidle[0] = 0;
  1548. s->clkidle[2] = 7;
  1549. s->clkidle[3] = 0;
  1550. s->clkidle[4] = 0;
  1551. s->clkidle[5] = 0x0c;
  1552. s->clkidle[6] = 0;
  1553. s->clksel[0] = 0x01;
  1554. s->clksel[1] = 0x02100121;
  1555. s->clksel[2] = 0x00000000;
  1556. s->clksel[3] = 0x01;
  1557. s->clksel[4] = 0;
  1558. s->clksel[7] = 0x0121;
  1559. s->wkup[0] = 0x15;
  1560. s->wkup[1] = 0x13;
  1561. s->wkup[2] = 0x13;
  1562. s->wken[0] = 0x04667ff8;
  1563. s->wken[1] = 0x00000005;
  1564. s->wken[2] = 5;
  1565. s->wkst[0] = 0;
  1566. s->wkst[1] = 0;
  1567. s->wkst[2] = 0;
  1568. s->power[0] = 0x00c;
  1569. s->power[1] = 4;
  1570. s->power[2] = 0x0000c;
  1571. s->power[3] = 0x14;
  1572. s->rstctrl[0] = 1;
  1573. s->rst[3] = 1;
  1574. omap_prcm_apll_update(s);
  1575. omap_prcm_dpll_update(s);
  1576. }
  1577. static void omap_prcm_coldreset(struct omap_prcm_s *s)
  1578. {
  1579. s->setuptime[0] = 0;
  1580. s->setuptime[1] = 0;
  1581. memset(&s->scratch, 0, sizeof(s->scratch));
  1582. s->rst[0] = 0x01;
  1583. s->rst[1] = 0x00;
  1584. s->rst[2] = 0x01;
  1585. s->clken[0] = 0;
  1586. s->clken[2] = 0;
  1587. s->clkidle[1] = 0;
  1588. s->clksel[5] = 0;
  1589. s->clksel[6] = 2;
  1590. s->clksrc[0] = 0x43;
  1591. s->clkout[0] = 0x0303;
  1592. s->clkemul[0] = 0;
  1593. s->clkpol[0] = 0x100;
  1594. s->rsttime_wkup = 0x1002;
  1595. omap_prcm_reset(s);
  1596. }
  1597. static struct omap_prcm_s *omap_prcm_init(struct omap_target_agent_s *ta,
  1598. qemu_irq mpu_int, qemu_irq dsp_int, qemu_irq iva_int,
  1599. struct omap_mpu_state_s *mpu)
  1600. {
  1601. int iomemtype;
  1602. struct omap_prcm_s *s = (struct omap_prcm_s *)
  1603. g_malloc0(sizeof(struct omap_prcm_s));
  1604. s->irq[0] = mpu_int;
  1605. s->irq[1] = dsp_int;
  1606. s->irq[2] = iva_int;
  1607. s->mpu = mpu;
  1608. omap_prcm_coldreset(s);
  1609. iomemtype = l4_register_io_memory(omap_prcm_readfn,
  1610. omap_prcm_writefn, s);
  1611. omap_l4_attach(ta, 0, iomemtype);
  1612. omap_l4_attach(ta, 1, iomemtype);
  1613. return s;
  1614. }
  1615. /* System and Pinout control */
  1616. struct omap_sysctl_s {
  1617. struct omap_mpu_state_s *mpu;
  1618. uint32_t sysconfig;
  1619. uint32_t devconfig;
  1620. uint32_t psaconfig;
  1621. uint32_t padconf[0x45];
  1622. uint8_t obs;
  1623. uint32_t msuspendmux[5];
  1624. };
  1625. static uint32_t omap_sysctl_read8(void *opaque, target_phys_addr_t addr)
  1626. {
  1627. struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
  1628. int pad_offset, byte_offset;
  1629. int value;
  1630. switch (addr) {
  1631. case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
  1632. pad_offset = (addr - 0x30) >> 2;
  1633. byte_offset = (addr - 0x30) & (4 - 1);
  1634. value = s->padconf[pad_offset];
  1635. value = (value >> (byte_offset * 8)) & 0xff;
  1636. return value;
  1637. default:
  1638. break;
  1639. }
  1640. OMAP_BAD_REG(addr);
  1641. return 0;
  1642. }
  1643. static uint32_t omap_sysctl_read(void *opaque, target_phys_addr_t addr)
  1644. {
  1645. struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
  1646. switch (addr) {
  1647. case 0x000: /* CONTROL_REVISION */
  1648. return 0x20;
  1649. case 0x010: /* CONTROL_SYSCONFIG */
  1650. return s->sysconfig;
  1651. case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
  1652. return s->padconf[(addr - 0x30) >> 2];
  1653. case 0x270: /* CONTROL_DEBOBS */
  1654. return s->obs;
  1655. case 0x274: /* CONTROL_DEVCONF */
  1656. return s->devconfig;
  1657. case 0x28c: /* CONTROL_EMU_SUPPORT */
  1658. return 0;
  1659. case 0x290: /* CONTROL_MSUSPENDMUX_0 */
  1660. return s->msuspendmux[0];
  1661. case 0x294: /* CONTROL_MSUSPENDMUX_1 */
  1662. return s->msuspendmux[1];
  1663. case 0x298: /* CONTROL_MSUSPENDMUX_2 */
  1664. return s->msuspendmux[2];
  1665. case 0x29c: /* CONTROL_MSUSPENDMUX_3 */
  1666. return s->msuspendmux[3];
  1667. case 0x2a0: /* CONTROL_MSUSPENDMUX_4 */
  1668. return s->msuspendmux[4];
  1669. case 0x2a4: /* CONTROL_MSUSPENDMUX_5 */
  1670. return 0;
  1671. case 0x2b8: /* CONTROL_PSA_CTRL */
  1672. return s->psaconfig;
  1673. case 0x2bc: /* CONTROL_PSA_CMD */
  1674. case 0x2c0: /* CONTROL_PSA_VALUE */
  1675. return 0;
  1676. case 0x2b0: /* CONTROL_SEC_CTRL */
  1677. return 0x800000f1;
  1678. case 0x2d0: /* CONTROL_SEC_EMU */
  1679. return 0x80000015;
  1680. case 0x2d4: /* CONTROL_SEC_TAP */
  1681. return 0x8000007f;
  1682. case 0x2b4: /* CONTROL_SEC_TEST */
  1683. case 0x2f0: /* CONTROL_SEC_STATUS */
  1684. case 0x2f4: /* CONTROL_SEC_ERR_STATUS */
  1685. /* Secure mode is not present on general-pusrpose device. Outside
  1686. * secure mode these values cannot be read or written. */
  1687. return 0;
  1688. case 0x2d8: /* CONTROL_OCM_RAM_PERM */
  1689. return 0xff;
  1690. case 0x2dc: /* CONTROL_OCM_PUB_RAM_ADD */
  1691. case 0x2e0: /* CONTROL_EXT_SEC_RAM_START_ADD */
  1692. case 0x2e4: /* CONTROL_EXT_SEC_RAM_STOP_ADD */
  1693. /* No secure mode so no Extended Secure RAM present. */
  1694. return 0;
  1695. case 0x2f8: /* CONTROL_STATUS */
  1696. /* Device Type => General-purpose */
  1697. return 0x0300;
  1698. case 0x2fc: /* CONTROL_GENERAL_PURPOSE_STATUS */
  1699. case 0x300: /* CONTROL_RPUB_KEY_H_0 */
  1700. case 0x304: /* CONTROL_RPUB_KEY_H_1 */
  1701. case 0x308: /* CONTROL_RPUB_KEY_H_2 */
  1702. case 0x30c: /* CONTROL_RPUB_KEY_H_3 */
  1703. return 0xdecafbad;
  1704. case 0x310: /* CONTROL_RAND_KEY_0 */
  1705. case 0x314: /* CONTROL_RAND_KEY_1 */
  1706. case 0x318: /* CONTROL_RAND_KEY_2 */
  1707. case 0x31c: /* CONTROL_RAND_KEY_3 */
  1708. case 0x320: /* CONTROL_CUST_KEY_0 */
  1709. case 0x324: /* CONTROL_CUST_KEY_1 */
  1710. case 0x330: /* CONTROL_TEST_KEY_0 */
  1711. case 0x334: /* CONTROL_TEST_KEY_1 */
  1712. case 0x338: /* CONTROL_TEST_KEY_2 */
  1713. case 0x33c: /* CONTROL_TEST_KEY_3 */
  1714. case 0x340: /* CONTROL_TEST_KEY_4 */
  1715. case 0x344: /* CONTROL_TEST_KEY_5 */
  1716. case 0x348: /* CONTROL_TEST_KEY_6 */
  1717. case 0x34c: /* CONTROL_TEST_KEY_7 */
  1718. case 0x350: /* CONTROL_TEST_KEY_8 */
  1719. case 0x354: /* CONTROL_TEST_KEY_9 */
  1720. /* Can only be accessed in secure mode and when C_FieldAccEnable
  1721. * bit is set in CONTROL_SEC_CTRL.
  1722. * TODO: otherwise an interconnect access error is generated. */
  1723. return 0;
  1724. }
  1725. OMAP_BAD_REG(addr);
  1726. return 0;
  1727. }
  1728. static void omap_sysctl_write8(void *opaque, target_phys_addr_t addr,
  1729. uint32_t value)
  1730. {
  1731. struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
  1732. int pad_offset, byte_offset;
  1733. int prev_value;
  1734. switch (addr) {
  1735. case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
  1736. pad_offset = (addr - 0x30) >> 2;
  1737. byte_offset = (addr - 0x30) & (4 - 1);
  1738. prev_value = s->padconf[pad_offset];
  1739. prev_value &= ~(0xff << (byte_offset * 8));
  1740. prev_value |= ((value & 0x1f1f1f1f) << (byte_offset * 8)) & 0x1f1f1f1f;
  1741. s->padconf[pad_offset] = prev_value;
  1742. break;
  1743. default:
  1744. OMAP_BAD_REG(addr);
  1745. break;
  1746. }
  1747. }
  1748. static void omap_sysctl_write(void *opaque, target_phys_addr_t addr,
  1749. uint32_t value)
  1750. {
  1751. struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
  1752. switch (addr) {
  1753. case 0x000: /* CONTROL_REVISION */
  1754. case 0x2a4: /* CONTROL_MSUSPENDMUX_5 */
  1755. case 0x2c0: /* CONTROL_PSA_VALUE */
  1756. case 0x2f8: /* CONTROL_STATUS */
  1757. case 0x2fc: /* CONTROL_GENERAL_PURPOSE_STATUS */
  1758. case 0x300: /* CONTROL_RPUB_KEY_H_0 */
  1759. case 0x304: /* CONTROL_RPUB_KEY_H_1 */
  1760. case 0x308: /* CONTROL_RPUB_KEY_H_2 */
  1761. case 0x30c: /* CONTROL_RPUB_KEY_H_3 */
  1762. case 0x310: /* CONTROL_RAND_KEY_0 */
  1763. case 0x314: /* CONTROL_RAND_KEY_1 */
  1764. case 0x318: /* CONTROL_RAND_KEY_2 */
  1765. case 0x31c: /* CONTROL_RAND_KEY_3 */
  1766. case 0x320: /* CONTROL_CUST_KEY_0 */
  1767. case 0x324: /* CONTROL_CUST_KEY_1 */
  1768. case 0x330: /* CONTROL_TEST_KEY_0 */
  1769. case 0x334: /* CONTROL_TEST_KEY_1 */
  1770. case 0x338: /* CONTROL_TEST_KEY_2 */
  1771. case 0x33c: /* CONTROL_TEST_KEY_3 */
  1772. case 0x340: /* CONTROL_TEST_KEY_4 */
  1773. case 0x344: /* CONTROL_TEST_KEY_5 */
  1774. case 0x348: /* CONTROL_TEST_KEY_6 */
  1775. case 0x34c: /* CONTROL_TEST_KEY_7 */
  1776. case 0x350: /* CONTROL_TEST_KEY_8 */
  1777. case 0x354: /* CONTROL_TEST_KEY_9 */
  1778. OMAP_RO_REG(addr);
  1779. return;
  1780. case 0x010: /* CONTROL_SYSCONFIG */
  1781. s->sysconfig = value & 0x1e;
  1782. break;
  1783. case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
  1784. /* XXX: should check constant bits */
  1785. s->padconf[(addr - 0x30) >> 2] = value & 0x1f1f1f1f;
  1786. break;
  1787. case 0x270: /* CONTROL_DEBOBS */
  1788. s->obs = value & 0xff;
  1789. break;
  1790. case 0x274: /* CONTROL_DEVCONF */
  1791. s->devconfig = value & 0xffffc7ff;
  1792. break;
  1793. case 0x28c: /* CONTROL_EMU_SUPPORT */
  1794. break;
  1795. case 0x290: /* CONTROL_MSUSPENDMUX_0 */
  1796. s->msuspendmux[0] = value & 0x3fffffff;
  1797. break;
  1798. case 0x294: /* CONTROL_MSUSPENDMUX_1 */
  1799. s->msuspendmux[1] = value & 0x3fffffff;
  1800. break;
  1801. case 0x298: /* CONTROL_MSUSPENDMUX_2 */
  1802. s->msuspendmux[2] = value & 0x3fffffff;
  1803. break;
  1804. case 0x29c: /* CONTROL_MSUSPENDMUX_3 */
  1805. s->msuspendmux[3] = value & 0x3fffffff;
  1806. break;
  1807. case 0x2a0: /* CONTROL_MSUSPENDMUX_4 */
  1808. s->msuspendmux[4] = value & 0x3fffffff;
  1809. break;
  1810. case 0x2b8: /* CONTROL_PSA_CTRL */
  1811. s->psaconfig = value & 0x1c;
  1812. s->psaconfig |= (value & 0x20) ? 2 : 1;
  1813. break;
  1814. case 0x2bc: /* CONTROL_PSA_CMD */
  1815. break;
  1816. case 0x2b0: /* CONTROL_SEC_CTRL */
  1817. case 0x2b4: /* CONTROL_SEC_TEST */
  1818. case 0x2d0: /* CONTROL_SEC_EMU */
  1819. case 0x2d4: /* CONTROL_SEC_TAP */
  1820. case 0x2d8: /* CONTROL_OCM_RAM_PERM */
  1821. case 0x2dc: /* CONTROL_OCM_PUB_RAM_ADD */
  1822. case 0x2e0: /* CONTROL_EXT_SEC_RAM_START_ADD */
  1823. case 0x2e4: /* CONTROL_EXT_SEC_RAM_STOP_ADD */
  1824. case 0x2f0: /* CONTROL_SEC_STATUS */
  1825. case 0x2f4: /* CONTROL_SEC_ERR_STATUS */
  1826. break;
  1827. default:
  1828. OMAP_BAD_REG(addr);
  1829. return;
  1830. }
  1831. }
  1832. static CPUReadMemoryFunc * const omap_sysctl_readfn[] = {
  1833. omap_sysctl_read8,
  1834. omap_badwidth_read32, /* TODO */
  1835. omap_sysctl_read,
  1836. };
  1837. static CPUWriteMemoryFunc * const omap_sysctl_writefn[] = {
  1838. omap_sysctl_write8,
  1839. omap_badwidth_write32, /* TODO */
  1840. omap_sysctl_write,
  1841. };
  1842. static void omap_sysctl_reset(struct omap_sysctl_s *s)
  1843. {
  1844. /* (power-on reset) */
  1845. s->sysconfig = 0;
  1846. s->obs = 0;
  1847. s->devconfig = 0x0c000000;
  1848. s->msuspendmux[0] = 0x00000000;
  1849. s->msuspendmux[1] = 0x00000000;
  1850. s->msuspendmux[2] = 0x00000000;
  1851. s->msuspendmux[3] = 0x00000000;
  1852. s->msuspendmux[4] = 0x00000000;
  1853. s->psaconfig = 1;
  1854. s->padconf[0x00] = 0x000f0f0f;
  1855. s->padconf[0x01] = 0x00000000;
  1856. s->padconf[0x02] = 0x00000000;
  1857. s->padconf[0x03] = 0x00000000;
  1858. s->padconf[0x04] = 0x00000000;
  1859. s->padconf[0x05] = 0x00000000;
  1860. s->padconf[0x06] = 0x00000000;
  1861. s->padconf[0x07] = 0x00000000;
  1862. s->padconf[0x08] = 0x08080800;
  1863. s->padconf[0x09] = 0x08080808;
  1864. s->padconf[0x0a] = 0x08080808;
  1865. s->padconf[0x0b] = 0x08080808;
  1866. s->padconf[0x0c] = 0x08080808;
  1867. s->padconf[0x0d] = 0x08080800;
  1868. s->padconf[0x0e] = 0x08080808;
  1869. s->padconf[0x0f] = 0x08080808;
  1870. s->padconf[0x10] = 0x18181808; /* | 0x07070700 if SBoot3 */
  1871. s->padconf[0x11] = 0x18181818; /* | 0x07070707 if SBoot3 */
  1872. s->padconf[0x12] = 0x18181818; /* | 0x07070707 if SBoot3 */
  1873. s->padconf[0x13] = 0x18181818; /* | 0x07070707 if SBoot3 */
  1874. s->padconf[0x14] = 0x18181818; /* | 0x00070707 if SBoot3 */
  1875. s->padconf[0x15] = 0x18181818;
  1876. s->padconf[0x16] = 0x18181818; /* | 0x07000000 if SBoot3 */
  1877. s->padconf[0x17] = 0x1f001f00;
  1878. s->padconf[0x18] = 0x1f1f1f1f;
  1879. s->padconf[0x19] = 0x00000000;
  1880. s->padconf[0x1a] = 0x1f180000;
  1881. s->padconf[0x1b] = 0x00001f1f;
  1882. s->padconf[0x1c] = 0x1f001f00;
  1883. s->padconf[0x1d] = 0x00000000;
  1884. s->padconf[0x1e] = 0x00000000;
  1885. s->padconf[0x1f] = 0x08000000;
  1886. s->padconf[0x20] = 0x08080808;
  1887. s->padconf[0x21] = 0x08080808;
  1888. s->padconf[0x22] = 0x0f080808;
  1889. s->padconf[0x23] = 0x0f0f0f0f;
  1890. s->padconf[0x24] = 0x000f0f0f;
  1891. s->padconf[0x25] = 0x1f1f1f0f;
  1892. s->padconf[0x26] = 0x080f0f1f;
  1893. s->padconf[0x27] = 0x070f1808;
  1894. s->padconf[0x28] = 0x0f070707;
  1895. s->padconf[0x29] = 0x000f0f1f;
  1896. s->padconf[0x2a] = 0x0f0f0f1f;
  1897. s->padconf[0x2b] = 0x08000000;
  1898. s->padconf[0x2c] = 0x0000001f;
  1899. s->padconf[0x2d] = 0x0f0f1f00;
  1900. s->padconf[0x2e] = 0x1f1f0f0f;
  1901. s->padconf[0x2f] = 0x0f1f1f1f;
  1902. s->padconf[0x30] = 0x0f0f0f0f;
  1903. s->padconf[0x31] = 0x0f1f0f1f;
  1904. s->padconf[0x32] = 0x0f0f0f0f;
  1905. s->padconf[0x33] = 0x0f1f0f1f;
  1906. s->padconf[0x34] = 0x1f1f0f0f;
  1907. s->padconf[0x35] = 0x0f0f1f1f;
  1908. s->padconf[0x36] = 0x0f0f1f0f;
  1909. s->padconf[0x37] = 0x0f0f0f0f;
  1910. s->padconf[0x38] = 0x1f18180f;
  1911. s->padconf[0x39] = 0x1f1f1f1f;
  1912. s->padconf[0x3a] = 0x00001f1f;
  1913. s->padconf[0x3b] = 0x00000000;
  1914. s->padconf[0x3c] = 0x00000000;
  1915. s->padconf[0x3d] = 0x0f0f0f0f;
  1916. s->padconf[0x3e] = 0x18000f0f;
  1917. s->padconf[0x3f] = 0x00070000;
  1918. s->padconf[0x40] = 0x00000707;
  1919. s->padconf[0x41] = 0x0f1f0700;
  1920. s->padconf[0x42] = 0x1f1f070f;
  1921. s->padconf[0x43] = 0x0008081f;
  1922. s->padconf[0x44] = 0x00000800;
  1923. }
  1924. static struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta,
  1925. omap_clk iclk, struct omap_mpu_state_s *mpu)
  1926. {
  1927. int iomemtype;
  1928. struct omap_sysctl_s *s = (struct omap_sysctl_s *)
  1929. g_malloc0(sizeof(struct omap_sysctl_s));
  1930. s->mpu = mpu;
  1931. omap_sysctl_reset(s);
  1932. iomemtype = l4_register_io_memory(omap_sysctl_readfn,
  1933. omap_sysctl_writefn, s);
  1934. omap_l4_attach(ta, 0, iomemtype);
  1935. return s;
  1936. }
  1937. /* General chip reset */
  1938. static void omap2_mpu_reset(void *opaque)
  1939. {
  1940. struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque;
  1941. omap_dma_reset(mpu->dma);
  1942. omap_prcm_reset(mpu->prcm);
  1943. omap_sysctl_reset(mpu->sysc);
  1944. omap_gp_timer_reset(mpu->gptimer[0]);
  1945. omap_gp_timer_reset(mpu->gptimer[1]);
  1946. omap_gp_timer_reset(mpu->gptimer[2]);
  1947. omap_gp_timer_reset(mpu->gptimer[3]);
  1948. omap_gp_timer_reset(mpu->gptimer[4]);
  1949. omap_gp_timer_reset(mpu->gptimer[5]);
  1950. omap_gp_timer_reset(mpu->gptimer[6]);
  1951. omap_gp_timer_reset(mpu->gptimer[7]);
  1952. omap_gp_timer_reset(mpu->gptimer[8]);
  1953. omap_gp_timer_reset(mpu->gptimer[9]);
  1954. omap_gp_timer_reset(mpu->gptimer[10]);
  1955. omap_gp_timer_reset(mpu->gptimer[11]);
  1956. omap_synctimer_reset(mpu->synctimer);
  1957. omap_sdrc_reset(mpu->sdrc);
  1958. omap_gpmc_reset(mpu->gpmc);
  1959. omap_dss_reset(mpu->dss);
  1960. omap_uart_reset(mpu->uart[0]);
  1961. omap_uart_reset(mpu->uart[1]);
  1962. omap_uart_reset(mpu->uart[2]);
  1963. omap_mmc_reset(mpu->mmc);
  1964. omap_mcspi_reset(mpu->mcspi[0]);
  1965. omap_mcspi_reset(mpu->mcspi[1]);
  1966. omap_i2c_reset(mpu->i2c[0]);
  1967. omap_i2c_reset(mpu->i2c[1]);
  1968. cpu_reset(mpu->env);
  1969. }
  1970. static int omap2_validate_addr(struct omap_mpu_state_s *s,
  1971. target_phys_addr_t addr)
  1972. {
  1973. return 1;
  1974. }
  1975. static const struct dma_irq_map omap2_dma_irq_map[] = {
  1976. { 0, OMAP_INT_24XX_SDMA_IRQ0 },
  1977. { 0, OMAP_INT_24XX_SDMA_IRQ1 },
  1978. { 0, OMAP_INT_24XX_SDMA_IRQ2 },
  1979. { 0, OMAP_INT_24XX_SDMA_IRQ3 },
  1980. };
  1981. struct omap_mpu_state_s *omap2420_mpu_init(unsigned long sdram_size,
  1982. const char *core)
  1983. {
  1984. struct omap_mpu_state_s *s = (struct omap_mpu_state_s *)
  1985. g_malloc0(sizeof(struct omap_mpu_state_s));
  1986. ram_addr_t sram_base, q2_base;
  1987. qemu_irq *cpu_irq;
  1988. qemu_irq dma_irqs[4];
  1989. DriveInfo *dinfo;
  1990. int i;
  1991. SysBusDevice *busdev;
  1992. struct omap_target_agent_s *ta;
  1993. /* Core */
  1994. s->mpu_model = omap2420;
  1995. s->env = cpu_init(core ?: "arm1136-r2");
  1996. if (!s->env) {
  1997. fprintf(stderr, "Unable to find CPU definition\n");
  1998. exit(1);
  1999. }
  2000. s->sdram_size = sdram_size;
  2001. s->sram_size = OMAP242X_SRAM_SIZE;
  2002. s->wakeup = qemu_allocate_irqs(omap_mpu_wakeup, s, 1)[0];
  2003. /* Clocks */
  2004. omap_clk_init(s);
  2005. /* Memory-mapped stuff */
  2006. cpu_register_physical_memory(OMAP2_Q2_BASE, s->sdram_size,
  2007. (q2_base = qemu_ram_alloc(NULL, "omap2.dram",
  2008. s->sdram_size)) | IO_MEM_RAM);
  2009. cpu_register_physical_memory(OMAP2_SRAM_BASE, s->sram_size,
  2010. (sram_base = qemu_ram_alloc(NULL, "omap2.sram",
  2011. s->sram_size)) | IO_MEM_RAM);
  2012. s->l4 = omap_l4_init(OMAP2_L4_BASE, 54);
  2013. /* Actually mapped at any 2K boundary in the ARM11 private-peripheral if */
  2014. cpu_irq = arm_pic_init_cpu(s->env);
  2015. s->ih[0] = qdev_create(NULL, "omap2-intc");
  2016. qdev_prop_set_uint8(s->ih[0], "revision", 0x21);
  2017. qdev_prop_set_ptr(s->ih[0], "fclk", omap_findclk(s, "mpu_intc_fclk"));
  2018. qdev_prop_set_ptr(s->ih[0], "iclk", omap_findclk(s, "mpu_intc_iclk"));
  2019. qdev_init_nofail(s->ih[0]);
  2020. busdev = sysbus_from_qdev(s->ih[0]);
  2021. sysbus_connect_irq(busdev, 0, cpu_irq[ARM_PIC_CPU_IRQ]);
  2022. sysbus_connect_irq(busdev, 1, cpu_irq[ARM_PIC_CPU_FIQ]);
  2023. sysbus_mmio_map(busdev, 0, 0x480fe000);
  2024. s->prcm = omap_prcm_init(omap_l4tao(s->l4, 3),
  2025. qdev_get_gpio_in(s->ih[0],
  2026. OMAP_INT_24XX_PRCM_MPU_IRQ),
  2027. NULL, NULL, s);
  2028. s->sysc = omap_sysctl_init(omap_l4tao(s->l4, 1),
  2029. omap_findclk(s, "omapctrl_iclk"), s);
  2030. for (i = 0; i < 4; i++) {
  2031. dma_irqs[i] = qdev_get_gpio_in(s->ih[omap2_dma_irq_map[i].ih],
  2032. omap2_dma_irq_map[i].intr);
  2033. }
  2034. s->dma = omap_dma4_init(0x48056000, dma_irqs, s, 256, 32,
  2035. omap_findclk(s, "sdma_iclk"),
  2036. omap_findclk(s, "sdma_fclk"));
  2037. s->port->addr_valid = omap2_validate_addr;
  2038. /* Register SDRAM and SRAM ports for fast DMA transfers. */
  2039. soc_dma_port_add_mem(s->dma, qemu_get_ram_ptr(q2_base),
  2040. OMAP2_Q2_BASE, s->sdram_size);
  2041. soc_dma_port_add_mem(s->dma, qemu_get_ram_ptr(sram_base),
  2042. OMAP2_SRAM_BASE, s->sram_size);
  2043. s->uart[0] = omap2_uart_init(omap_l4ta(s->l4, 19),
  2044. qdev_get_gpio_in(s->ih[0],
  2045. OMAP_INT_24XX_UART1_IRQ),
  2046. omap_findclk(s, "uart1_fclk"),
  2047. omap_findclk(s, "uart1_iclk"),
  2048. s->drq[OMAP24XX_DMA_UART1_TX],
  2049. s->drq[OMAP24XX_DMA_UART1_RX],
  2050. "uart1",
  2051. serial_hds[0]);
  2052. s->uart[1] = omap2_uart_init(omap_l4ta(s->l4, 20),
  2053. qdev_get_gpio_in(s->ih[0],
  2054. OMAP_INT_24XX_UART2_IRQ),
  2055. omap_findclk(s, "uart2_fclk"),
  2056. omap_findclk(s, "uart2_iclk"),
  2057. s->drq[OMAP24XX_DMA_UART2_TX],
  2058. s->drq[OMAP24XX_DMA_UART2_RX],
  2059. "uart2",
  2060. serial_hds[0] ? serial_hds[1] : NULL);
  2061. s->uart[2] = omap2_uart_init(omap_l4ta(s->l4, 21),
  2062. qdev_get_gpio_in(s->ih[0],
  2063. OMAP_INT_24XX_UART3_IRQ),
  2064. omap_findclk(s, "uart3_fclk"),
  2065. omap_findclk(s, "uart3_iclk"),
  2066. s->drq[OMAP24XX_DMA_UART3_TX],
  2067. s->drq[OMAP24XX_DMA_UART3_RX],
  2068. "uart3",
  2069. serial_hds[0] && serial_hds[1] ? serial_hds[2] : NULL);
  2070. s->gptimer[0] = omap_gp_timer_init(omap_l4ta(s->l4, 7),
  2071. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER1),
  2072. omap_findclk(s, "wu_gpt1_clk"),
  2073. omap_findclk(s, "wu_l4_iclk"));
  2074. s->gptimer[1] = omap_gp_timer_init(omap_l4ta(s->l4, 8),
  2075. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER2),
  2076. omap_findclk(s, "core_gpt2_clk"),
  2077. omap_findclk(s, "core_l4_iclk"));
  2078. s->gptimer[2] = omap_gp_timer_init(omap_l4ta(s->l4, 22),
  2079. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER3),
  2080. omap_findclk(s, "core_gpt3_clk"),
  2081. omap_findclk(s, "core_l4_iclk"));
  2082. s->gptimer[3] = omap_gp_timer_init(omap_l4ta(s->l4, 23),
  2083. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER4),
  2084. omap_findclk(s, "core_gpt4_clk"),
  2085. omap_findclk(s, "core_l4_iclk"));
  2086. s->gptimer[4] = omap_gp_timer_init(omap_l4ta(s->l4, 24),
  2087. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER5),
  2088. omap_findclk(s, "core_gpt5_clk"),
  2089. omap_findclk(s, "core_l4_iclk"));
  2090. s->gptimer[5] = omap_gp_timer_init(omap_l4ta(s->l4, 25),
  2091. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER6),
  2092. omap_findclk(s, "core_gpt6_clk"),
  2093. omap_findclk(s, "core_l4_iclk"));
  2094. s->gptimer[6] = omap_gp_timer_init(omap_l4ta(s->l4, 26),
  2095. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER7),
  2096. omap_findclk(s, "core_gpt7_clk"),
  2097. omap_findclk(s, "core_l4_iclk"));
  2098. s->gptimer[7] = omap_gp_timer_init(omap_l4ta(s->l4, 27),
  2099. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER8),
  2100. omap_findclk(s, "core_gpt8_clk"),
  2101. omap_findclk(s, "core_l4_iclk"));
  2102. s->gptimer[8] = omap_gp_timer_init(omap_l4ta(s->l4, 28),
  2103. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER9),
  2104. omap_findclk(s, "core_gpt9_clk"),
  2105. omap_findclk(s, "core_l4_iclk"));
  2106. s->gptimer[9] = omap_gp_timer_init(omap_l4ta(s->l4, 29),
  2107. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER10),
  2108. omap_findclk(s, "core_gpt10_clk"),
  2109. omap_findclk(s, "core_l4_iclk"));
  2110. s->gptimer[10] = omap_gp_timer_init(omap_l4ta(s->l4, 30),
  2111. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER11),
  2112. omap_findclk(s, "core_gpt11_clk"),
  2113. omap_findclk(s, "core_l4_iclk"));
  2114. s->gptimer[11] = omap_gp_timer_init(omap_l4ta(s->l4, 31),
  2115. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER12),
  2116. omap_findclk(s, "core_gpt12_clk"),
  2117. omap_findclk(s, "core_l4_iclk"));
  2118. omap_tap_init(omap_l4ta(s->l4, 2), s);
  2119. s->synctimer = omap_synctimer_init(omap_l4tao(s->l4, 2), s,
  2120. omap_findclk(s, "clk32-kHz"),
  2121. omap_findclk(s, "core_l4_iclk"));
  2122. s->i2c[0] = omap2_i2c_init(omap_l4tao(s->l4, 5),
  2123. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_I2C1_IRQ),
  2124. &s->drq[OMAP24XX_DMA_I2C1_TX],
  2125. omap_findclk(s, "i2c1.fclk"),
  2126. omap_findclk(s, "i2c1.iclk"));
  2127. s->i2c[1] = omap2_i2c_init(omap_l4tao(s->l4, 6),
  2128. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_I2C2_IRQ),
  2129. &s->drq[OMAP24XX_DMA_I2C2_TX],
  2130. omap_findclk(s, "i2c2.fclk"),
  2131. omap_findclk(s, "i2c2.iclk"));
  2132. s->gpio = qdev_create(NULL, "omap2-gpio");
  2133. qdev_prop_set_int32(s->gpio, "mpu_model", s->mpu_model);
  2134. qdev_prop_set_ptr(s->gpio, "iclk", omap_findclk(s, "gpio_iclk"));
  2135. qdev_prop_set_ptr(s->gpio, "fclk0", omap_findclk(s, "gpio1_dbclk"));
  2136. qdev_prop_set_ptr(s->gpio, "fclk1", omap_findclk(s, "gpio2_dbclk"));
  2137. qdev_prop_set_ptr(s->gpio, "fclk2", omap_findclk(s, "gpio3_dbclk"));
  2138. qdev_prop_set_ptr(s->gpio, "fclk3", omap_findclk(s, "gpio4_dbclk"));
  2139. if (s->mpu_model == omap2430) {
  2140. qdev_prop_set_ptr(s->gpio, "fclk4", omap_findclk(s, "gpio5_dbclk"));
  2141. }
  2142. qdev_init_nofail(s->gpio);
  2143. busdev = sysbus_from_qdev(s->gpio);
  2144. sysbus_connect_irq(busdev, 0,
  2145. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPIO_BANK1));
  2146. sysbus_connect_irq(busdev, 3,
  2147. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPIO_BANK2));
  2148. sysbus_connect_irq(busdev, 6,
  2149. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPIO_BANK3));
  2150. sysbus_connect_irq(busdev, 9,
  2151. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPIO_BANK4));
  2152. if (s->mpu_model == omap2430) {
  2153. sysbus_connect_irq(busdev, 12,
  2154. qdev_get_gpio_in(s->ih[0],
  2155. OMAP_INT_243X_GPIO_BANK5));
  2156. }
  2157. ta = omap_l4ta(s->l4, 3);
  2158. sysbus_mmio_map(busdev, 0, omap_l4_region_base(ta, 1));
  2159. sysbus_mmio_map(busdev, 1, omap_l4_region_base(ta, 0));
  2160. sysbus_mmio_map(busdev, 2, omap_l4_region_base(ta, 2));
  2161. sysbus_mmio_map(busdev, 3, omap_l4_region_base(ta, 4));
  2162. sysbus_mmio_map(busdev, 4, omap_l4_region_base(ta, 5));
  2163. s->sdrc = omap_sdrc_init(0x68009000);
  2164. s->gpmc = omap_gpmc_init(s, 0x6800a000,
  2165. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPMC_IRQ),
  2166. s->drq[OMAP24XX_DMA_GPMC]);
  2167. dinfo = drive_get(IF_SD, 0, 0);
  2168. if (!dinfo) {
  2169. fprintf(stderr, "qemu: missing SecureDigital device\n");
  2170. exit(1);
  2171. }
  2172. s->mmc = omap2_mmc_init(omap_l4tao(s->l4, 9), dinfo->bdrv,
  2173. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_MMC_IRQ),
  2174. &s->drq[OMAP24XX_DMA_MMC1_TX],
  2175. omap_findclk(s, "mmc_fclk"), omap_findclk(s, "mmc_iclk"));
  2176. s->mcspi[0] = omap_mcspi_init(omap_l4ta(s->l4, 35), 4,
  2177. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_MCSPI1_IRQ),
  2178. &s->drq[OMAP24XX_DMA_SPI1_TX0],
  2179. omap_findclk(s, "spi1_fclk"),
  2180. omap_findclk(s, "spi1_iclk"));
  2181. s->mcspi[1] = omap_mcspi_init(omap_l4ta(s->l4, 36), 2,
  2182. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_MCSPI2_IRQ),
  2183. &s->drq[OMAP24XX_DMA_SPI2_TX0],
  2184. omap_findclk(s, "spi2_fclk"),
  2185. omap_findclk(s, "spi2_iclk"));
  2186. s->dss = omap_dss_init(omap_l4ta(s->l4, 10), 0x68000800,
  2187. /* XXX wire M_IRQ_25, D_L2_IRQ_30 and I_IRQ_13 together */
  2188. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_DSS_IRQ),
  2189. s->drq[OMAP24XX_DMA_DSS],
  2190. omap_findclk(s, "dss_clk1"), omap_findclk(s, "dss_clk2"),
  2191. omap_findclk(s, "dss_54m_clk"),
  2192. omap_findclk(s, "dss_l3_iclk"),
  2193. omap_findclk(s, "dss_l4_iclk"));
  2194. omap_sti_init(omap_l4ta(s->l4, 18), 0x54000000,
  2195. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_STI),
  2196. omap_findclk(s, "emul_ck"),
  2197. serial_hds[0] && serial_hds[1] && serial_hds[2] ?
  2198. serial_hds[3] : NULL);
  2199. s->eac = omap_eac_init(omap_l4ta(s->l4, 32),
  2200. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_EAC_IRQ),
  2201. /* Ten consecutive lines */
  2202. &s->drq[OMAP24XX_DMA_EAC_AC_RD],
  2203. omap_findclk(s, "func_96m_clk"),
  2204. omap_findclk(s, "core_l4_iclk"));
  2205. /* All register mappings (includin those not currenlty implemented):
  2206. * SystemControlMod 48000000 - 48000fff
  2207. * SystemControlL4 48001000 - 48001fff
  2208. * 32kHz Timer Mod 48004000 - 48004fff
  2209. * 32kHz Timer L4 48005000 - 48005fff
  2210. * PRCM ModA 48008000 - 480087ff
  2211. * PRCM ModB 48008800 - 48008fff
  2212. * PRCM L4 48009000 - 48009fff
  2213. * TEST-BCM Mod 48012000 - 48012fff
  2214. * TEST-BCM L4 48013000 - 48013fff
  2215. * TEST-TAP Mod 48014000 - 48014fff
  2216. * TEST-TAP L4 48015000 - 48015fff
  2217. * GPIO1 Mod 48018000 - 48018fff
  2218. * GPIO Top 48019000 - 48019fff
  2219. * GPIO2 Mod 4801a000 - 4801afff
  2220. * GPIO L4 4801b000 - 4801bfff
  2221. * GPIO3 Mod 4801c000 - 4801cfff
  2222. * GPIO4 Mod 4801e000 - 4801efff
  2223. * WDTIMER1 Mod 48020000 - 48010fff
  2224. * WDTIMER Top 48021000 - 48011fff
  2225. * WDTIMER2 Mod 48022000 - 48012fff
  2226. * WDTIMER L4 48023000 - 48013fff
  2227. * WDTIMER3 Mod 48024000 - 48014fff
  2228. * WDTIMER3 L4 48025000 - 48015fff
  2229. * WDTIMER4 Mod 48026000 - 48016fff
  2230. * WDTIMER4 L4 48027000 - 48017fff
  2231. * GPTIMER1 Mod 48028000 - 48018fff
  2232. * GPTIMER1 L4 48029000 - 48019fff
  2233. * GPTIMER2 Mod 4802a000 - 4801afff
  2234. * GPTIMER2 L4 4802b000 - 4801bfff
  2235. * L4-Config AP 48040000 - 480407ff
  2236. * L4-Config IP 48040800 - 48040fff
  2237. * L4-Config LA 48041000 - 48041fff
  2238. * ARM11ETB Mod 48048000 - 48049fff
  2239. * ARM11ETB L4 4804a000 - 4804afff
  2240. * DISPLAY Top 48050000 - 480503ff
  2241. * DISPLAY DISPC 48050400 - 480507ff
  2242. * DISPLAY RFBI 48050800 - 48050bff
  2243. * DISPLAY VENC 48050c00 - 48050fff
  2244. * DISPLAY L4 48051000 - 48051fff
  2245. * CAMERA Top 48052000 - 480523ff
  2246. * CAMERA core 48052400 - 480527ff
  2247. * CAMERA DMA 48052800 - 48052bff
  2248. * CAMERA MMU 48052c00 - 48052fff
  2249. * CAMERA L4 48053000 - 48053fff
  2250. * SDMA Mod 48056000 - 48056fff
  2251. * SDMA L4 48057000 - 48057fff
  2252. * SSI Top 48058000 - 48058fff
  2253. * SSI GDD 48059000 - 48059fff
  2254. * SSI Port1 4805a000 - 4805afff
  2255. * SSI Port2 4805b000 - 4805bfff
  2256. * SSI L4 4805c000 - 4805cfff
  2257. * USB Mod 4805e000 - 480fefff
  2258. * USB L4 4805f000 - 480fffff
  2259. * WIN_TRACER1 Mod 48060000 - 48060fff
  2260. * WIN_TRACER1 L4 48061000 - 48061fff
  2261. * WIN_TRACER2 Mod 48062000 - 48062fff
  2262. * WIN_TRACER2 L4 48063000 - 48063fff
  2263. * WIN_TRACER3 Mod 48064000 - 48064fff
  2264. * WIN_TRACER3 L4 48065000 - 48065fff
  2265. * WIN_TRACER4 Top 48066000 - 480660ff
  2266. * WIN_TRACER4 ETT 48066100 - 480661ff
  2267. * WIN_TRACER4 WT 48066200 - 480662ff
  2268. * WIN_TRACER4 L4 48067000 - 48067fff
  2269. * XTI Mod 48068000 - 48068fff
  2270. * XTI L4 48069000 - 48069fff
  2271. * UART1 Mod 4806a000 - 4806afff
  2272. * UART1 L4 4806b000 - 4806bfff
  2273. * UART2 Mod 4806c000 - 4806cfff
  2274. * UART2 L4 4806d000 - 4806dfff
  2275. * UART3 Mod 4806e000 - 4806efff
  2276. * UART3 L4 4806f000 - 4806ffff
  2277. * I2C1 Mod 48070000 - 48070fff
  2278. * I2C1 L4 48071000 - 48071fff
  2279. * I2C2 Mod 48072000 - 48072fff
  2280. * I2C2 L4 48073000 - 48073fff
  2281. * McBSP1 Mod 48074000 - 48074fff
  2282. * McBSP1 L4 48075000 - 48075fff
  2283. * McBSP2 Mod 48076000 - 48076fff
  2284. * McBSP2 L4 48077000 - 48077fff
  2285. * GPTIMER3 Mod 48078000 - 48078fff
  2286. * GPTIMER3 L4 48079000 - 48079fff
  2287. * GPTIMER4 Mod 4807a000 - 4807afff
  2288. * GPTIMER4 L4 4807b000 - 4807bfff
  2289. * GPTIMER5 Mod 4807c000 - 4807cfff
  2290. * GPTIMER5 L4 4807d000 - 4807dfff
  2291. * GPTIMER6 Mod 4807e000 - 4807efff
  2292. * GPTIMER6 L4 4807f000 - 4807ffff
  2293. * GPTIMER7 Mod 48080000 - 48080fff
  2294. * GPTIMER7 L4 48081000 - 48081fff
  2295. * GPTIMER8 Mod 48082000 - 48082fff
  2296. * GPTIMER8 L4 48083000 - 48083fff
  2297. * GPTIMER9 Mod 48084000 - 48084fff
  2298. * GPTIMER9 L4 48085000 - 48085fff
  2299. * GPTIMER10 Mod 48086000 - 48086fff
  2300. * GPTIMER10 L4 48087000 - 48087fff
  2301. * GPTIMER11 Mod 48088000 - 48088fff
  2302. * GPTIMER11 L4 48089000 - 48089fff
  2303. * GPTIMER12 Mod 4808a000 - 4808afff
  2304. * GPTIMER12 L4 4808b000 - 4808bfff
  2305. * EAC Mod 48090000 - 48090fff
  2306. * EAC L4 48091000 - 48091fff
  2307. * FAC Mod 48092000 - 48092fff
  2308. * FAC L4 48093000 - 48093fff
  2309. * MAILBOX Mod 48094000 - 48094fff
  2310. * MAILBOX L4 48095000 - 48095fff
  2311. * SPI1 Mod 48098000 - 48098fff
  2312. * SPI1 L4 48099000 - 48099fff
  2313. * SPI2 Mod 4809a000 - 4809afff
  2314. * SPI2 L4 4809b000 - 4809bfff
  2315. * MMC/SDIO Mod 4809c000 - 4809cfff
  2316. * MMC/SDIO L4 4809d000 - 4809dfff
  2317. * MS_PRO Mod 4809e000 - 4809efff
  2318. * MS_PRO L4 4809f000 - 4809ffff
  2319. * RNG Mod 480a0000 - 480a0fff
  2320. * RNG L4 480a1000 - 480a1fff
  2321. * DES3DES Mod 480a2000 - 480a2fff
  2322. * DES3DES L4 480a3000 - 480a3fff
  2323. * SHA1MD5 Mod 480a4000 - 480a4fff
  2324. * SHA1MD5 L4 480a5000 - 480a5fff
  2325. * AES Mod 480a6000 - 480a6fff
  2326. * AES L4 480a7000 - 480a7fff
  2327. * PKA Mod 480a8000 - 480a9fff
  2328. * PKA L4 480aa000 - 480aafff
  2329. * MG Mod 480b0000 - 480b0fff
  2330. * MG L4 480b1000 - 480b1fff
  2331. * HDQ/1-wire Mod 480b2000 - 480b2fff
  2332. * HDQ/1-wire L4 480b3000 - 480b3fff
  2333. * MPU interrupt 480fe000 - 480fefff
  2334. * STI channel base 54000000 - 5400ffff
  2335. * IVA RAM 5c000000 - 5c01ffff
  2336. * IVA ROM 5c020000 - 5c027fff
  2337. * IMG_BUF_A 5c040000 - 5c040fff
  2338. * IMG_BUF_B 5c042000 - 5c042fff
  2339. * VLCDS 5c048000 - 5c0487ff
  2340. * IMX_COEF 5c049000 - 5c04afff
  2341. * IMX_CMD 5c051000 - 5c051fff
  2342. * VLCDQ 5c053000 - 5c0533ff
  2343. * VLCDH 5c054000 - 5c054fff
  2344. * SEQ_CMD 5c055000 - 5c055fff
  2345. * IMX_REG 5c056000 - 5c0560ff
  2346. * VLCD_REG 5c056100 - 5c0561ff
  2347. * SEQ_REG 5c056200 - 5c0562ff
  2348. * IMG_BUF_REG 5c056300 - 5c0563ff
  2349. * SEQIRQ_REG 5c056400 - 5c0564ff
  2350. * OCP_REG 5c060000 - 5c060fff
  2351. * SYSC_REG 5c070000 - 5c070fff
  2352. * MMU_REG 5d000000 - 5d000fff
  2353. * sDMA R 68000400 - 680005ff
  2354. * sDMA W 68000600 - 680007ff
  2355. * Display Control 68000800 - 680009ff
  2356. * DSP subsystem 68000a00 - 68000bff
  2357. * MPU subsystem 68000c00 - 68000dff
  2358. * IVA subsystem 68001000 - 680011ff
  2359. * USB 68001200 - 680013ff
  2360. * Camera 68001400 - 680015ff
  2361. * VLYNQ (firewall) 68001800 - 68001bff
  2362. * VLYNQ 68001e00 - 68001fff
  2363. * SSI 68002000 - 680021ff
  2364. * L4 68002400 - 680025ff
  2365. * DSP (firewall) 68002800 - 68002bff
  2366. * DSP subsystem 68002e00 - 68002fff
  2367. * IVA (firewall) 68003000 - 680033ff
  2368. * IVA 68003600 - 680037ff
  2369. * GFX 68003a00 - 68003bff
  2370. * CMDWR emulation 68003c00 - 68003dff
  2371. * SMS 68004000 - 680041ff
  2372. * OCM 68004200 - 680043ff
  2373. * GPMC 68004400 - 680045ff
  2374. * RAM (firewall) 68005000 - 680053ff
  2375. * RAM (err login) 68005400 - 680057ff
  2376. * ROM (firewall) 68005800 - 68005bff
  2377. * ROM (err login) 68005c00 - 68005fff
  2378. * GPMC (firewall) 68006000 - 680063ff
  2379. * GPMC (err login) 68006400 - 680067ff
  2380. * SMS (err login) 68006c00 - 68006fff
  2381. * SMS registers 68008000 - 68008fff
  2382. * SDRC registers 68009000 - 68009fff
  2383. * GPMC registers 6800a000 6800afff
  2384. */
  2385. qemu_register_reset(omap2_mpu_reset, s);
  2386. return s;
  2387. }