2
0

mipsnet.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273
  1. #include "hw.h"
  2. #include "net.h"
  3. #include "trace.h"
  4. #include "sysbus.h"
  5. /* MIPSnet register offsets */
  6. #define MIPSNET_DEV_ID 0x00
  7. #define MIPSNET_BUSY 0x08
  8. #define MIPSNET_RX_DATA_COUNT 0x0c
  9. #define MIPSNET_TX_DATA_COUNT 0x10
  10. #define MIPSNET_INT_CTL 0x14
  11. # define MIPSNET_INTCTL_TXDONE 0x00000001
  12. # define MIPSNET_INTCTL_RXDONE 0x00000002
  13. # define MIPSNET_INTCTL_TESTBIT 0x80000000
  14. #define MIPSNET_INTERRUPT_INFO 0x18
  15. #define MIPSNET_RX_DATA_BUFFER 0x1c
  16. #define MIPSNET_TX_DATA_BUFFER 0x20
  17. #define MAX_ETH_FRAME_SIZE 1514
  18. typedef struct MIPSnetState {
  19. SysBusDevice busdev;
  20. uint32_t busy;
  21. uint32_t rx_count;
  22. uint32_t rx_read;
  23. uint32_t tx_count;
  24. uint32_t tx_written;
  25. uint32_t intctl;
  26. uint8_t rx_buffer[MAX_ETH_FRAME_SIZE];
  27. uint8_t tx_buffer[MAX_ETH_FRAME_SIZE];
  28. MemoryRegion io;
  29. qemu_irq irq;
  30. NICState *nic;
  31. NICConf conf;
  32. } MIPSnetState;
  33. static void mipsnet_reset(MIPSnetState *s)
  34. {
  35. s->busy = 1;
  36. s->rx_count = 0;
  37. s->rx_read = 0;
  38. s->tx_count = 0;
  39. s->tx_written = 0;
  40. s->intctl = 0;
  41. memset(s->rx_buffer, 0, MAX_ETH_FRAME_SIZE);
  42. memset(s->tx_buffer, 0, MAX_ETH_FRAME_SIZE);
  43. }
  44. static void mipsnet_update_irq(MIPSnetState *s)
  45. {
  46. int isr = !!s->intctl;
  47. trace_mipsnet_irq(isr, s->intctl);
  48. qemu_set_irq(s->irq, isr);
  49. }
  50. static int mipsnet_buffer_full(MIPSnetState *s)
  51. {
  52. if (s->rx_count >= MAX_ETH_FRAME_SIZE)
  53. return 1;
  54. return 0;
  55. }
  56. static int mipsnet_can_receive(VLANClientState *nc)
  57. {
  58. MIPSnetState *s = DO_UPCAST(NICState, nc, nc)->opaque;
  59. if (s->busy)
  60. return 0;
  61. return !mipsnet_buffer_full(s);
  62. }
  63. static ssize_t mipsnet_receive(VLANClientState *nc, const uint8_t *buf, size_t size)
  64. {
  65. MIPSnetState *s = DO_UPCAST(NICState, nc, nc)->opaque;
  66. trace_mipsnet_receive(size);
  67. if (!mipsnet_can_receive(nc))
  68. return -1;
  69. s->busy = 1;
  70. /* Just accept everything. */
  71. /* Write packet data. */
  72. memcpy(s->rx_buffer, buf, size);
  73. s->rx_count = size;
  74. s->rx_read = 0;
  75. /* Now we can signal we have received something. */
  76. s->intctl |= MIPSNET_INTCTL_RXDONE;
  77. mipsnet_update_irq(s);
  78. return size;
  79. }
  80. static uint64_t mipsnet_ioport_read(void *opaque, target_phys_addr_t addr,
  81. unsigned int size)
  82. {
  83. MIPSnetState *s = opaque;
  84. int ret = 0;
  85. addr &= 0x3f;
  86. switch (addr) {
  87. case MIPSNET_DEV_ID:
  88. ret = be32_to_cpu(0x4d495053); /* MIPS */
  89. break;
  90. case MIPSNET_DEV_ID + 4:
  91. ret = be32_to_cpu(0x4e455430); /* NET0 */
  92. break;
  93. case MIPSNET_BUSY:
  94. ret = s->busy;
  95. break;
  96. case MIPSNET_RX_DATA_COUNT:
  97. ret = s->rx_count;
  98. break;
  99. case MIPSNET_TX_DATA_COUNT:
  100. ret = s->tx_count;
  101. break;
  102. case MIPSNET_INT_CTL:
  103. ret = s->intctl;
  104. s->intctl &= ~MIPSNET_INTCTL_TESTBIT;
  105. break;
  106. case MIPSNET_INTERRUPT_INFO:
  107. /* XXX: This seems to be a per-VPE interrupt number. */
  108. ret = 0;
  109. break;
  110. case MIPSNET_RX_DATA_BUFFER:
  111. if (s->rx_count) {
  112. s->rx_count--;
  113. ret = s->rx_buffer[s->rx_read++];
  114. }
  115. break;
  116. /* Reads as zero. */
  117. case MIPSNET_TX_DATA_BUFFER:
  118. default:
  119. break;
  120. }
  121. trace_mipsnet_read(addr, ret);
  122. return ret;
  123. }
  124. static void mipsnet_ioport_write(void *opaque, target_phys_addr_t addr,
  125. uint64_t val, unsigned int size)
  126. {
  127. MIPSnetState *s = opaque;
  128. addr &= 0x3f;
  129. trace_mipsnet_write(addr, val);
  130. switch (addr) {
  131. case MIPSNET_TX_DATA_COUNT:
  132. s->tx_count = (val <= MAX_ETH_FRAME_SIZE) ? val : 0;
  133. s->tx_written = 0;
  134. break;
  135. case MIPSNET_INT_CTL:
  136. if (val & MIPSNET_INTCTL_TXDONE) {
  137. s->intctl &= ~MIPSNET_INTCTL_TXDONE;
  138. } else if (val & MIPSNET_INTCTL_RXDONE) {
  139. s->intctl &= ~MIPSNET_INTCTL_RXDONE;
  140. } else if (val & MIPSNET_INTCTL_TESTBIT) {
  141. mipsnet_reset(s);
  142. s->intctl |= MIPSNET_INTCTL_TESTBIT;
  143. } else if (!val) {
  144. /* ACK testbit interrupt, flag was cleared on read. */
  145. }
  146. s->busy = !!s->intctl;
  147. mipsnet_update_irq(s);
  148. break;
  149. case MIPSNET_TX_DATA_BUFFER:
  150. s->tx_buffer[s->tx_written++] = val;
  151. if (s->tx_written == s->tx_count) {
  152. /* Send buffer. */
  153. trace_mipsnet_send(s->tx_count);
  154. qemu_send_packet(&s->nic->nc, s->tx_buffer, s->tx_count);
  155. s->tx_count = s->tx_written = 0;
  156. s->intctl |= MIPSNET_INTCTL_TXDONE;
  157. s->busy = 1;
  158. mipsnet_update_irq(s);
  159. }
  160. break;
  161. /* Read-only registers */
  162. case MIPSNET_DEV_ID:
  163. case MIPSNET_BUSY:
  164. case MIPSNET_RX_DATA_COUNT:
  165. case MIPSNET_INTERRUPT_INFO:
  166. case MIPSNET_RX_DATA_BUFFER:
  167. default:
  168. break;
  169. }
  170. }
  171. static const VMStateDescription vmstate_mipsnet = {
  172. .name = "mipsnet",
  173. .version_id = 0,
  174. .minimum_version_id = 0,
  175. .minimum_version_id_old = 0,
  176. .fields = (VMStateField[]) {
  177. VMSTATE_UINT32(busy, MIPSnetState),
  178. VMSTATE_UINT32(rx_count, MIPSnetState),
  179. VMSTATE_UINT32(rx_read, MIPSnetState),
  180. VMSTATE_UINT32(tx_count, MIPSnetState),
  181. VMSTATE_UINT32(tx_written, MIPSnetState),
  182. VMSTATE_UINT32(intctl, MIPSnetState),
  183. VMSTATE_BUFFER(rx_buffer, MIPSnetState),
  184. VMSTATE_BUFFER(tx_buffer, MIPSnetState),
  185. VMSTATE_END_OF_LIST()
  186. }
  187. };
  188. static void mipsnet_cleanup(VLANClientState *nc)
  189. {
  190. MIPSnetState *s = DO_UPCAST(NICState, nc, nc)->opaque;
  191. s->nic = NULL;
  192. }
  193. static NetClientInfo net_mipsnet_info = {
  194. .type = NET_CLIENT_TYPE_NIC,
  195. .size = sizeof(NICState),
  196. .can_receive = mipsnet_can_receive,
  197. .receive = mipsnet_receive,
  198. .cleanup = mipsnet_cleanup,
  199. };
  200. static MemoryRegionOps mipsnet_ioport_ops = {
  201. .read = mipsnet_ioport_read,
  202. .write = mipsnet_ioport_write,
  203. .impl.min_access_size = 1,
  204. .impl.max_access_size = 4,
  205. };
  206. static int mipsnet_sysbus_init(SysBusDevice *dev)
  207. {
  208. MIPSnetState *s = DO_UPCAST(MIPSnetState, busdev, dev);
  209. memory_region_init_io(&s->io, &mipsnet_ioport_ops, s, "mipsnet-io", 36);
  210. sysbus_init_mmio_region(dev, &s->io);
  211. sysbus_init_irq(dev, &s->irq);
  212. s->nic = qemu_new_nic(&net_mipsnet_info, &s->conf,
  213. dev->qdev.info->name, dev->qdev.id, s);
  214. qemu_format_nic_info_str(&s->nic->nc, s->conf.macaddr.a);
  215. return 0;
  216. }
  217. static void mipsnet_sysbus_reset(DeviceState *dev)
  218. {
  219. MIPSnetState *s = DO_UPCAST(MIPSnetState, busdev.qdev, dev);
  220. mipsnet_reset(s);
  221. }
  222. static SysBusDeviceInfo mipsnet_info = {
  223. .init = mipsnet_sysbus_init,
  224. .qdev.name = "mipsnet",
  225. .qdev.desc = "MIPS Simulator network device",
  226. .qdev.size = sizeof(MIPSnetState),
  227. .qdev.vmsd = &vmstate_mipsnet,
  228. .qdev.reset = mipsnet_sysbus_reset,
  229. .qdev.props = (Property[]) {
  230. DEFINE_NIC_PROPERTIES(MIPSnetState, conf),
  231. DEFINE_PROP_END_OF_LIST(),
  232. }
  233. };
  234. static void mipsnet_register_devices(void)
  235. {
  236. sysbus_register_withprop(&mipsnet_info);
  237. }
  238. device_init(mipsnet_register_devices)